## **PCI-1714**

30 MS/s Simultaneous 4-ch Analog Input Card

## **PCI-1714UL**

10 MS/s Simultaneous 4-ch Analog Input Card with Universal PCI

## **User Manual**

#### Copyright

The documentation and the software included with this product are copyrighted 2005 by Advantech Co., Ltd. All rights are reserved. Advantech Co., Ltd. reserves the right to make improvements in the products described in this manual at any time without notice. No part of this manual may be reproduced, copied, translated or transmitted in any form or by any means without the prior written permission of Advantech Co., Ltd. Information provided in this manual is intended to be accurate and reliable. However, Advantech Co., Ltd. assumes no responsibility for its use, nor for any infringements of the rights of third parties, which may result from its use.

#### Acknowledgements

Intel and Pentium are trademarks of Intel Corporation.

Microsoft Windows and MS-DOS are registered trademarks of Microsoft Corp.

All other product names or trademarks are properties of their respective owners.

Part No. 2003171410 Printed in Taiwan 2nd Edition July 2005

#### **Product Warranty (2 years)**

Advantech warrants to you, the original purchaser, that each of its products will be free from defects in materials and workmanship for two years from the date of purchase.

This warranty does not apply to any products which have been repaired or altered by persons other than repair personnel authorized by Advantech, or which have been subject to misuse, abuse, accident or improper installation. Advantech assumes no liability under the terms of this warranty as a consequence of such events.

Because of Advantech's high quality-control standards and rigorous testing, most of our customers never need to use our repair service. If an Advantech product is defective, it will be repaired or replaced at no charge during the warranty period. For out-of-warranty repairs, you will be billed according to the cost of replacement materials, service time and freight. Please consult your dealer for more details.

If you think you have a defective product, follow these steps:

- Collect all the information about the problem encountered. (For example, CPU speed, Advantech products used, other hardware and software used, etc.) Note anything abnormal and list any onscreen messages you get when the problem occurs.
- 2. Call your dealer and describe the problem. Please have your manual, product, and any helpful information readily available.
- 3. If your product is diagnosed as defective, obtain an RMA (return merchandize authorization) number from your dealer. This allows us to process your return more quickly.
- 4. Carefully pack the defective product, a fully-completed Repair and Replacement Order Card and a photocopy proof of purchase date (such as your sales receipt) in a shippable container. A product returned without proof of the purchase date is not eligible for warranty service.
- 5. Write the RMA number visibly on the outside of the package and ship it prepaid to your dealer.

#### CE

This product has passed the CE test for environmental specifications when shielded cables are used for external wiring. We recommend the use of shielded cables. This kind of cable is available from Advantech. Please contact your local supplier for ordering information.

#### **Technical Support and Assistance**

- Step 1. Visit the Advantech web site at **www.advantech.com/support** where you can find the latest information about the product.
- Step 2. Contact your distributor, sales representative, or Advantech's customer service center for technical support if you need additional assistance. Please have the following information ready before you call:
  - Product name and serial number
  - Description of your peripheral attachments
  - Description of your software (operating system, version, application software, etc.)
  - A complete description of the problem
  - The exact wording of any error messages

### **Packing List**

Before setting up the system, check that the items listed below are included and in good condition. If any item does not accord with the table, please contact your dealer immediately.

- ☑ PCI-1714 or PCI-1714UL card
- ☑ Companion CD-ROM (DLL driver included)
- ☑ User Manual

## **Safety Precaution - Static Electricity**

Follow these simple precautions to protect yourself from harm and the products from damage.

- 1. To avoid electrical shock, always disconnect the power from your PC chassis before you work on it. Don't touch any components on the CPU card or other cards while the PC is on.
- 2. Disconnect power before making any configuration changes. The sudden rush of power as you connect a jumper or install a card may damage sensitive electronic components.

# Contents

| Chapter | 1   | Introduction                                              | . 2        |
|---------|-----|-----------------------------------------------------------|------------|
| •       | 1.1 | Features                                                  | 2          |
|         |     | 1.1.1 32-bit PCI bus Mastering DMA Data Transfer          | 3          |
|         |     | 1.1.2 Four A/D Converters for Simultaneous Sampling       | 3          |
|         |     | 1.1.3 Supports S/W, Internal & External Pacer Triggering. |            |
|         |     | 1.1.4 On-board FIFO Memory                                | 3          |
|         |     | 1.1.5 Auto Calibration                                    | 3          |
|         | 1.2 | Applications                                              |            |
|         | 1.3 | Installation Guide                                        | 4          |
|         |     | Figure 1.1:Installation Flow Chart                        | 5          |
|         | 1.4 | Software Overview                                         | 6          |
|         |     | 1.4.1 Programming Choices for DA&C Cards                  |            |
|         |     | 1.4.2 Device Drivers                                      |            |
|         |     | 1.4.3 Register-Level Programming                          |            |
|         | 1.5 | Device Drivers Programming Roadmap                        | 7          |
|         |     | 1.5.1 Programming Tools                                   |            |
|         |     | 1.5.2 Programming with Device Drivers Function Library .  |            |
|         |     | 1.5.3 Troubleshooting Device Drivers Error                |            |
|         | 1.6 | Accessories                                               |            |
|         |     | 1.6.1 Wiring Cables                                       |            |
|         |     | 1.6.2 Wiring Boards                                       | 9          |
| Chapter | 2   | Installation                                              | 12         |
| -       | 2.1 | Unpacking                                                 | . 12       |
|         | 2.2 | Driver Installation                                       | . 13       |
|         |     | Figure 2.1: The Setup Screen of Advantech Automatic       | n          |
|         |     | Software                                                  | . 13       |
|         |     | Figure 2.2:Different Options for Driver Setup             | 14         |
|         | 2.3 | Hardware Installation                                     | . 15       |
|         |     | Figure 2.3:Device Name Listed in Device Manager           | . 16       |
|         | 2.4 | Device Setup & Configuration                              | . 17       |
|         |     | Figure 2.4:Device Manager w/ No Installed Devices .       |            |
|         |     | Figure 2.5:The "Device(s) Found" Dialog Box               |            |
|         |     | Figure 2.6: The Device Name Appearing on the list of      | De-        |
|         |     | vices box                                                 | . 18       |
|         | 2.5 | Device Testing                                            | . 19       |
|         |     | Figure 2.7: The Device Test Dialog Box of PCI-1714        | . 19       |
|         |     | 2.5.1 Testing the Analog Input Function                   | . 20       |
|         |     | Figure 2.8: Analog Input tab on the Device Test dialog    | 3          |
|         |     | box                                                       | . 20       |
| Chapter | 3   | Signal Connections                                        | 22         |
| Suppor  | 3.1 | Overview                                                  |            |
|         | 3.1 | Switch and Jumper Settings                                | . 44<br>22 |
|         | 5.4 | Switch and Jumper Bettings                                | . 22       |

|         |     |                | Figure 3.1:Card Conn., Jumper and Switch Locations                              | 22   |
|---------|-----|----------------|---------------------------------------------------------------------------------|------|
|         |     | 3.2.1          | BoardID Switch Setting (SW1)                                                    | . 23 |
|         |     | 3.2.2          | Power on Configuration after Hot Reset (JP1)                                    | . 24 |
|         |     | 3.2.3          | Input Terminator Select (JP2 to JP5)                                            | . 24 |
|         | 3.3 | Signal         | Connections                                                                     | 25   |
|         |     | 3.3.1          | Pin Assignments                                                                 |      |
|         |     |                | Table 3.1:PS-2 Pin Assignments                                                  |      |
|         | _   | _              | Table 3.2:DB9 Pin Assignments                                                   |      |
| Chapter | 4   |                | ation                                                                           |      |
|         | 4.1 | Analo          | g Input Ranges and Gains                                                        | 28   |
|         |     |                | Table 4.1:Gains and Analog Input Range                                          | . 28 |
|         | 4.2 |                | g Input Acquisition Modes                                                       |      |
|         |     | 4.2.1          | Single Value Acquisition Mode                                                   |      |
|         |     | 4.2.2          | Pacer Acquisition Mode                                                          |      |
|         |     | 4.2.3          | Post-Trigger Acquisition Mode                                                   |      |
|         |     | 121            | Figure 4.1:Post-Trigger Acquisition Mode                                        |      |
|         |     | 4.2.4          | Delay Trigger Acquisition Mode                                                  |      |
|         |     | 125            | Figure 4.2:Delay-Trigger Acquisition Mode                                       |      |
|         |     | 4.2.5          | About Trigger Acquisition Mode                                                  |      |
|         |     | 126            | Figure 4.3: About-Trigger Acquisition Mode                                      |      |
|         |     | 4.2.6          | Pre-Trigger Acquisition Mode                                                    |      |
|         | 4.2 | 1 /D C         | Figure 4.4:Pre-Trigger Acquisition Mode                                         |      |
|         | 4.3 | A/D S<br>4.3.1 | ample Clock Sources Internal A/D Sample Clock                                   |      |
|         |     | 4.3.1          | External A/D Sample Clock 0                                                     |      |
|         |     | 4.3.3          | External A/D Sample Clock 1                                                     |      |
|         |     | 7.5.5          | Figure 4.5:PCI-1714 Sample Clock Sources                                        |      |
|         | 4.4 | Trigge         | er Sources                                                                      |      |
|         | 7.7 | 4.4.1          | Software Trigger                                                                |      |
|         |     | 4.4.2          | External Digital (TTL) Trigger                                                  |      |
|         |     | 4.4.3          | Analog Threshold Trigger                                                        |      |
|         | 4.5 | Analo          | g Input Data Format                                                             |      |
|         |     |                | Table 4.2: Analog Input Data Format                                             | . 36 |
|         |     |                | Table 4.3:Corresponding Full Scale Values for Variou<br>Input Voltage Ranges 36 | us   |
| Chapter | 5   | Calib          | oration                                                                         | 38   |
| •       | 5.1 | Calibr         | ation Procedure                                                                 | 38   |
|         |     |                | Figure 5.1:Setup button to Launch Device Setting                                |      |
|         |     |                | Figure 5.2:Click the Calibration Button to Launch the                           |      |
|         |     |                | Calibration                                                                     | . 39 |
|         |     |                | Figure 5.3 Start-up Window of Offset Calibration                                | . 39 |
|         |     |                | Figure 5.4: Adjustment Process of Offset Calibration .                          |      |
|         |     |                | Figure 5.5:Offset Calibration Succeeded                                         |      |
|         |     |                | Figure 5.6:Offset Calibration Failed                                            |      |
|         |     |                | Figure 5.7:Start-up Window of Offset Calibration                                |      |
|         |     |                | Figure 5.8:Adjustment Process of Gain Calibration                               | . 42 |

|            | Figure 5.9:Gain Calibration Succeeded                                               | 42       |
|------------|-------------------------------------------------------------------------------------|----------|
|            | Figure 5.10:Gain Calibration Failed                                                 |          |
|            | Figure 5.11:Calibration Procedure Completed                                         |          |
| Appendix A | Specifications                                                                      |          |
|            | <u> </u>                                                                            |          |
| A.1<br>A.2 | General:                                                                            |          |
|            | PCI-1714UL Analog Input                                                             |          |
| Appendix B | Block Diagram                                                                       | . 50     |
| Appendix C | Register Structure & Format                                                         | 52       |
| C.1        | Overview                                                                            |          |
| C.2        | Register Format                                                                     |          |
| 0.2        | Table C.1:PCI-1714 register format (Part 1)                                         | 53       |
|            | Table C.2:PCI-1714 register format (Part 2)                                         | 54       |
|            | Table C.3:PCI-1714 register format (Part 3)                                         | 55       |
|            | Table C.4:PCI-1714 register format (Part 4)                                         | 57       |
| C.3        | A/D Single Value Acquisition                                                        | 57       |
| G 4        | Table C.5: Register for Single Value Acquisition                                    | 57       |
| C.4        | AI Range Control- Write/Read BASE+8                                                 | 59       |
| C.5        | Table C.6:Register for Analog Input Range Control.                                  | 59       |
| C.5        | A/D Converter Enable- Write/Read BASE+A                                             | 39<br>50 |
| C.6        | Clock Source and Divider- Write/Read BASE+C                                         | 39<br>60 |
| C.0        | Table C.8:Register for Clock Source and Divider                                     | 60<br>60 |
| C.7        | Trigger Mode and Source- Write/Read BASE+E                                          | 61       |
| 0.,        | Table C.9:Register for Trigger Mode and Source                                      |          |
| C.8        | FIFO Control- Write BASE+10,12                                                      |          |
|            | Table C.10:Register for FIFO Control                                                | 62       |
| C.9        | FIFO Status- Read BASE+10,12                                                        | 63       |
|            | Table C.11: Register for FIFO Status                                                | 63       |
| C.10       | FIFO for Programmable Flag - Write/Read                                             | 64       |
| 0.11       | Table C.12: Register for FIFO Programmable Flag                                     | 64       |
| C.11       | DMACounter-Write/Read BASE+1C, Write BASE+1I                                        | ± 65     |
| C.12       | Table C.13:Register for DMA Counter  Interrupt Control/Flag- Write/Read BASE+20     | 63       |
| C.12       | Table C.14:Register for Interrupt Control/Flag                                      | 00       |
|            | C.12.1 Interrupt Control Register                                                   | 66       |
|            | C.12.2 Interrupt Flag                                                               |          |
| C.13       | Clear Interrupt- Write BASE+22                                                      |          |
| C.13       | Table C.15:Register for Clear Interrupt                                             | 67       |
| C.14       | Analog Trigger Threshold V-Write/Read BASE+24                                       | 68       |
| C.14       | Table C.16:Reg. for Analog Trg Threshold Voltage                                    | 68       |
| C.15       | Calibration Command- Write/Read BASE+28                                             | 69       |
|            | Table C.17:Register for Calibration Command                                         | 69       |
| C.16       | BoardID- Read BASE+2C                                                               |          |
|            | Table C.18:Register for BoardID Switch                                              | 70       |
| C.17       | Reset DMA Start Channel to CH0- Write BASE+30                                       | 70       |
| ~          | Table C.19:Reg.for Reset DMA Start Ch. to CH0                                       | 70       |
| C.18       | AD Channel n DATA- Read BASE+30,32                                                  | 71       |
| C 10       | Table C.20:Register for AD Channel n DATA                                           | 71       |
| C.19       | DMA Request Selector- Write BASE+34<br>Table C.21:Register for DMA Request Selector |          |
|            | Table C.21. Register for DIVIA Request Sciector                                     | 12       |

## Introduction

This chapter will provide information on the features of the PCI-1714 and PCI-1714UL cards, a quick installation guide, together with some brief information on software and accessories.

#### Sections include:

- · Features
- Applications
- Installation Guide
- Software Overview
- Device Drivers Programming Roadmap
- Accessories

## **Chapter 1 Introduction**

Thank you for buying the Advantech PCI-1714 or PCI-1714UL. The PCI-1714 and PCI-1714UL are simultaneous 4-channel analog input cards with high sampling rates. They are advanced-performance data acquisition cards based on 32-bit PCI bus architecture. The maximum sampling rate of PCI-1714 is up to 30 MS/s, and 10 MS/s for PCI-1714UL.

#### 1.1 Features

PCI-1714 and PCI-1714L offer the following main features:

- 32-bit PCI bus Mastering DMA data transfer
- Four A/D converters for simultaneous sampling
- 12-bit A/D converter with up to 30 MS/s for PCI-1714, and 10 MS/s for PCI-1714UL.
- 4 single-ended analog input channels
- · Programmable gain for each input channel
- · On board FIFO memory
- Multiple A/D triggering modes
- Programmable pacer/counter
- Auto calibration
- BoardID switch (PCI-1714UL Only)
- Universal PCI interface, accepts both 3.3 and 5 V (PCI-1714UL Only)

Some of the features are described in details from the next page.

### 1.1.1 32-bit PCI bus Mastering DMA Data Transfer

PCI-1714 cards support PCI bus mastering DMA for high-speed data transfers. By setting aside a block of memory in the PC, the cards perform bus-mastering data transfers without CPU intervention, freeing the CPU to perform other more urgent tasks such as data analysis and graphic manipulation. The function allows users to run all I/O functions simultaneously at full speed without losing data.

#### 1.1.2 Four A/D Converters for Simultaneous Sampling

PCI-1714 cards are capable of simultaneous sampling with their 4 identical circuits and a dedicated A/D converter for each analog input channel. When the time relationship between inputs is important, this feature lets you sample simultaneously.

### 1.1.3 Supports S/W, Internal & External Pacer Triggering

PCI-1714 cards support three kinds of trigger modes for A/D conversion: software triggering, internal pacer triggering and external pacer triggering.

The software trigger can acquire a sample whenever needed, while the internal pacer saves CPU resources by triggering the sampling at a preprogrammed frequency. An external pacer can also be used for triggering by externally connected equipment.

#### 1.1.4 On-board FIFO Memory

There is 32k of FIFO sample memory on PCI-1714, and 8k of FIFO sample memory on PCI-1714UL. This is an important feature for faster data transfers and more predictable performance under Windows systems.

#### 1.1.5 Auto Calibration

PCI-1714 cards feature software auto calibration. There is no variable resister trimming required. This is convenient for user calibration.

Note: For detailed specifications of the PCI-1714 cards, please refer to Appendix A, Specifications.

### 1.2 Applications

The following are some of the possible applications of PCI-1714 cards:

- Testing Instruments
- · Ultrasound Imaging
- · Gamma Camera Imaging
- CCD Camera Imaging
- · Video Digitizing

#### 1.3 Installation Guide

Before you install your PCI-1714 or PCI-1714UL card, please make sure you have the following necessary components:

- PCI-1714 or PCI-1714UL DA&C card
- PCI-1714 & 1714UL User Manual
- Driver software
   Advantech DLL drivers (included in the companion CD-ROM)
- Wiring cables PCL-10901-1, PCL-1010B-1 (optional)
- Wiring board ADAM-3909 (optional)
- Computer

Personal computer or workstation with a PCI-bus slot (running Windows 98, 2000 or XP

Some optional components are also available for enhanced operation:

• Application software

ActiveDAQ or other third-party software packages

After you get the necessary components and maybe some of the accessories for enhanced operation of your Multifunction card, you can then begin the installation procedures. Figure 1.1 on the next page provides a concise flow chart for a broad picture of the software and hardware installation procedure:



Figure 1.1: Installation Flow Chart

5

#### 1.4 Software Overview

Advantech offers a rich set of DLL drivers, third-party driver supports and application software to help fully utilize the functions of your PCI-1714 cards:

- Device Drivers (on the companion CD-ROM)
- LabVIEW driver
- ADAOView

#### 1.4.1 Programming Choices for DA&C Cards

You may use Advantech application software such as Advantech Device Drivers. On the other hand, advanced users may choose register-level programming, although it is not recommended due to its laborious and time-consuming nature.

#### 1.4.2 Device Drivers

The Advantech Device Drivers software is included on the companion CD-ROM. It also comes with all Advantech DA&C cards. Advantech's device drivers feature a complete I/O function library to help boost your application performance. The Advantech Device Drivers for Windows 98, 2000 and XP works seamlessly with development tools such as Visual C++, Visual Basic, Borland C++ Builder and Borland Delphi.

### 1.4.3 Register-Level Programming

Register-level programming is reserved for experienced programmers who find it necessary to write code directly at the level of device registers. Since register-level programming requires much effort and time, we recommend that you use the Advantech Device Drivers instead. However, if register-level programming is necessary, you should refer to the relevant information in **Appendix C, Register Structure and Format**, or to the example codes included on the companion CD-ROM.

### 1.5 Device Drivers Programming Roadmap

This section will provide you a roadmap to demonstrate how to build an application from scratch using Advantech Device Drivers with your favorite development tools such as Visual C++, Visual Basic, Delphi and C++ Builder. The step-by-step instructions on how to build your own applications using each development tool will be given in the **Device Drivers Manual**. Moreover, a rich set of example source code is also given for your reference.

### 1.5.1 Programming Tools

Programmers can develop application programs with their favorite development tools:

- Visual C++
- Visual Basic
- · Delphi
- C++ Builder

For instructions on how to begin programming in each development tool, Advantech offers a **Tutorial** Chapter in the **Device Drivers Manual** for your reference. Please refer to the corresponding sections in this chapter of the **Device Drivers Manual** to begin your programming efforts. You can also look at the example source code provided for each programming tool

The **Device Drivers Manual** can be found on the companion CD-ROM. Or if you have already installed the Device Drivers on your system, the **Device Drivers Manual** can be readily accessed through the **Start** button:

Start/Programs/Advantech Automation/Device Driver's Manual

The example source codes can be found under the corresponding installation folder such as the default installation path:

For information about using other function groups or other development tools, please refer to the *Device Driver Programming Guide* and the Function Reference on the Device Drivers Manual.

## 1.5.2 Programming with Device Drivers Function Library

Advantech Device Drivers offers a rich function library to be utilized in various application programs. This function library consists of numerous APIs that support many development tools, such as Visual C++, Visual Basic, Delphi and C++ Builder.

According to their specific functions or services, the APIs can be categorized into several function groups:

- Device Function
- Analog Input/Output Function
- Digital Input/Output Function
- Port I/O Function
- · Counter Function
- Temperature Measurement Function
- Temperature measurement Function
- · Alarm Function
- Communication port Function
- · High speed Function
- · Hardware Function

For the usage and parameters of each function, please refer to the **Function Description** chapter in the **Device Drivers Manual**.

### 1.5.3 Troubleshooting Device Drivers Error

Driver functions will return a status code when they are called to perform a certain task for the application. When a function returns a code that is not zero, it means the function has failed to perform its designated function. To troubleshoot the Device Drivers error, you can pass the error code to <code>DRV\_GetErrorMessage</code> function to return the error message. Or you can refer to the <code>Device Drivers Error Codes</code> Appendix in the <code>Device Drivers Manual</code> for a detailed listing of the Error Code, Error ID and the Error Message.

#### 1.6 Accessories

Advantech offers a complete set of accessory products to support the PCI-1714 cards. These accessories include:

### 1.6.1 Wiring Cables

PCL-10901-1 is specially designed for PCI-1714 cards to connect to the wiring board, ADAM-3909, for external synchronization signal sources, such as external triggers and/or clock signals.

PCL-1010B-1 is designed for connecting to a signal source. The cable links the PCI-1714 cards with the signal source via the BNC connectors. There are four BNC ports available for simultaneous signal input.

#### 1.6.2 Wiring Boards

ADAM-3909 is a DB9 Wiring Terminal for DIN-rail Mounting. This terminal module can be readily connected to the Advantech PC-LabCard products and allows easy yet reliable access to individual pin connections for the PCI-1714 cards.

## Installation

This chapter gives a package item checklist, proper instructions about unpacking and step-by-step procedures for both driver and card installation..

#### Sections include:

- Unpacking
- Driver Installation
- Hardware Installation
- Device Setup & Configuration
- Device Testing

## **Chapter 2 Installation**

### 2.1 Unpacking

After receiving your PCI-1714 package, please inspect its contents first. The package should contain the following items:

- ☑ PCI-1714 or PCI-1714UL card
- ☑ Companion CD-ROM (DLL driver included)
- ☑ User Manual

The PCI-1714 cards harbors certain electronic components vulnerable to **electrostatic discharge** (ESD). ESD could easily damage the integrated circuits and certain components if preventive measures are not carefully paid attention to.

Before removing the card from the antistatic plastic bag, you should take following precautions to ward off possible ESD damage:

- Touch the metal part of your computer chassis with your hand to discharge static electricity accumulated on your body. Or use a grounding strap.
- Touch the anti-static bag to a metal part of your computer chassis before opening the bag.
- Hold the card only by the metal bracket when removing it from the bag.

After taking out the card, you should first inspect the card for any possible signs of external damage (loose or damaged components, etc.). If the card is visibly damaged, please notify our service department or the local sales representative immediately. Avoid installing a damaged card into your system. Also, pay extra caution to the following aspects to ensure proper installation:

- Avoid physical contact with materials that could hold static electricity such as plastic, vinyl and Styrofoam.
- Whenever you handle the card, grasp it only by its edges. DO NOT TOUCH the exposed metal pins of the connector or the electronic components.

Note: Keep the anti-static bag for future use. You may need the original bag to store the card if you have to remove the card from the PC or transport it elsewhere

#### 2.2 Driver Installation

We recommend you to install the driver *before* you install any of the PCI-1714 cards into your system, since this will guarantee a smooth installation process.

The **Advantech Device Drivers** setup program for the PCI-1714 cards is included on the companion CD-ROM that is shipped with your DA&C card package. Please follow the steps below to install the driver software:

**Step 1:** Insert the companion CD-ROM into your CD-ROM drive.

**Step 2:** The *Setup* program will be launched automatically if you have the AUTORUN function enabled on your system. When the *Setup* program is launched, you'll see the following setup screen.



Figure 2.1: The Setup Screen of Advantech Automation Software

Note: If the AUTORUN function is not enabled on your computer, use Windows Explorer or the Windows Run command to execute Autorun.exe on the companion CD-ROM.

- **Step 3:** Select the *Individual Drivers* option.
- **Step 4:** Select the specific device then just follow the installation instructions step by step to complete your device driver setup.



Figure 2.2: Different Options for Driver Setup

For further information on driver-related issues, an online version of the *Device Drivers Manual* is available by accessing:

Start/Programs/Advantech Automation/Device Driver's Manual

#### 2.3 Hardware Installation

After the DLL driver installation is completed, you can now go on to install the PCI-1714 series card in any PCI slot on your computer. It is recommended that you refer to the computer's user manual or related documentation if you have any doubts. Please follow the steps below to install the card in your system.

Note: Make sure you have installed the driver before you install the card. (Please refer to 2.2 Driver Installation)

- Turn off your computer and unplug the power cord and cables.
   TURN OFF your computer before installing or removing any components on the computer.
- 2. Remove the cover of your computer.
- 3. Remove the slot cover on the back panel of your computer.
- 4. Touch the metal part on the surface of your computer to neutralize the static electricity that might be in your body.
- 5. Insert the card into a PCI slot. Hold the card only by its edges and carefully align it with the slot. Insert the card firmly into place. Use of excessive force must be avoided, or the card might be damaged.
- 6. Fasten the bracket of the PCI-1714 card on the back panel rail of the computer with screws.
- 7. Connect appropriate accessories (such as source /sync signal cables, wiring terminals, etc. if necessary) to the card.
- 8. Replace the cover of your computer chassis. Re-connect the cables you removed in Step 1.
- 9. Plug in the power cord and turn on the computer.

Note: In case you installed the card without installing the DLL driver first, Windows 98,2000 and XP will recognize your card as an "unknown device" after rebooting, and will prompt you to provide the necessary driver. You should ignore the prompting messages (just click the Cancel button) and set up the driver according to the steps described in 2.2 Driver Installation.

After the PCI-1714 series card is installed, you can verify whether it is properly installed on your system in *Device Manager*:

- 1. Access *Device Manager* through: Start /Control Panel /System /Device Manager.
- 2. The device name of card should be listed on the Device Manager tab on the System Property Page.



Figure 2.3: The Device Name Listed in the Device Manager

Note: If your card is properly installed, you should see the device name of your card listed on the Device Manager tab. If you see your device name listed, but marked with an exclamation sign "!", it means your card has not been correctly installed. In this case, remove the card device from the Device Manager by selecting its device name and press the Remove button. Then go through the driver installation process again.

After your card is properly installed on your system, you can now start-configuration using *Device Manager*, which was installed on your system during driver setup. A complete device installation procedure should include *board selection* and *device setup*. The following sections will guide you through the board selection, device setup and operation of your device.

### 2.4 Device Setup & Configuration

*Device Manager* is a utility that allows you to setup, configure and test your device, and later store your settings on the system registry. These settings will be used when you call the APIs of Advantech Device Drivers.

Setting Up and Configuring the Device

- To connect I/O devices with your card, you must first run the Advantech Device Manager program by accessing: Start/Programs/Advantech Automation/
- 2. You can then view the device(s) already installed on your system (if any) in the *Installed Devices* list box. If you haven't installed any device yet, you might see a blank list such as the one below.



Figure 2.4: Device Manager with No Installed Devices

3. Scroll down the *Supported Devices* list to find the device that you want to install, and then click the *Add*... button to evoke the *Device(s) Found* dialog box like the one shown in Figure 2.5. The *Device(s) Found* dialog box lists all the installed devices on your system. Select the device you want to configure from the list box and press the *OK* button.



Figure 2.5: The "Device(s) Found" Dialog Box

4. After you have finished configuring the device, click *OK* and the device name will appear in *Installed Devices* as shown below.



Figure 2.6: The Device Name Appearing on the list of Devices box

Note: As we have noted, the device name "001:<PCI-1714
BoardID=7 I/O=c800H>" begins with a device number
"000", which is specifically assigned to each card. The
device number is passed to the driver to specify
which device you wish to control

If you want to test the card device further, go to the next section on the *Device Testing*. You can find rich examples on the CD-ROM to speed up your programming.

## 2.5 Device Testing

Following the setup and configuration procedure to the last step described in the previous section, you can now proceed to test the device by clicking the *Test* button in *Device Manager*'s dialog box. A *Device Test* dialog box will appear. See Figure 2.7.



Figure 2.7: The Device Test Dialog Box of PCI-1714

In the *Device Test* dialog box, you are free to test various functions of PCI-1714 cards on the analog input tab, functions on the other tabs are not supported for this model.

#### 2.5.1 Testing the Analog Input Function

Make sure the *Analog Input* tab is selected, otherwise, click on the *Analog Input* tab to bring it up to the front of the screen. Select the input range for each channel in the *Input range* drop-down boxes. Configure the *Sampling period* on the scroll bar to adjust the sampling rate, the *Analog input reading* windows will show the readings of all four channels accordingly. Scroll the *Sampling period* scroll bar freely to test any sampling rate you want. When the device is fully tested, click the *Exit* button to end the testing procedure.



Figure 2.8: Analog Input tab on the Device Test dialog box

# **Signal Connections**

This chapter provides useful information about how to connect input signals to the PCI-1714 cards via the I/O connectors.

#### Sections include:

- Overview
- Switch and Jumper Settings
- Signal Connections

## **Chapter 3 Signal Connections**

#### 3.1 Overview

Maintaining signal connections is one of the most important factors in ensuring that your application system is sending and receiving data correctly. A good signal connection can avoid unnecessary and costly damage to your PC and other hardware devices. This chapter provides useful information about how to connect input signals to PCI-1714 cards via the I/O connectors

## 3.2 Switch and Jumper Settings

PCI-1714 cards have one function switch and five jumper settings.



Figure 3.1: Card Connector, Jumper and Switch Locations

### 3.2.1 BoardID Switch Setting (SW1)

BoardID settings are used to set a board's unique identifier when multiple identical cards are installed in the same system.

PCI-1714UL cards have a built-in DIP switch (SW1), which is used to define each card's unique identifier. You can determine the unique identifier in the register as shown in following table. If there are multiple identical cards in the same chassis, the BoardID switch helps differentiate the boards by identifying each card's device number with the switch setting. The BoardID switch's unique identifier has been set to 0 at the factory.

If you need to adjust it to other numbers, set SW1 by referring to DIP switch settings below.

| ID3 | ID2 | ID1 | ID0 | Board ID |
|-----|-----|-----|-----|----------|
| 1   | 1   | 1   | 1   | 0        |
| 1   | 1   | 1   | 0   | 1        |
| 1   | 1   | 0   | 1   | 2        |
| 1   | 1   | 0   | 0   | 3        |
| 1   | 0   | 1   | 1   | 4        |
| 1   | 0   | 1   | 0   | 5        |
| 1   | 0   | 0   | 1   | 6        |
| 1   | 0   | 0   | 0   | 7        |
| 0   | 1   | 1   | 1   | 8        |
| 0   | 1   | 1   | 0   | 9        |
| 0   | 1   | 0   | 1   | 10       |
| 0   | 1   | 0   | 0   | 11       |
| 0   | 0   | 1   | 1   | 12       |
| 0   | 0   | 1   | 0   | 13       |
| 0   | 0   | 0   | 1   | 14       |
| 0   | 0   | 0   | 0   | 15       |

Note: On: 1, Off: 0

## 3.2.2 Power on Configuration after Hot Reset (JP1)

Use JP1 to set the hot reset type of PCI-1714.

| JP1            | Power on configuration after hot reset                                        |  |  |
|----------------|-------------------------------------------------------------------------------|--|--|
|                | Keep the hardware register setting after hot reset.                           |  |  |
| <b>&gt;000</b> | Load the hardware register default setting after hot reset. (Default setting) |  |  |

### 3.2.3 Input Terminator Select (JP2 to JP5)

Use JP2 to JP5 to set input terminator values for each AI channel (CH0 to CH3)..

| JP2, JP3, JP4, JP5 | Input terminator select  |
|--------------------|--------------------------|
|                    | 50 ohm                   |
|                    |                          |
|                    | 1M ohm (Default setting) |
|                    |                          |
|                    | High impedance           |
| 000                |                          |

## 3.3 Signal Connections

### 3.3.1 Pin Assignments

The pin assignments for the PS-2 connector and the DB9 connector are shown below.

| Table 3.1: PS-2 Pin Assignments              |     |             |  |  |  |
|----------------------------------------------|-----|-------------|--|--|--|
|                                              | Pin | Description |  |  |  |
| 6 5                                          | 1   | EXT TRIG 0  |  |  |  |
| <b>│                                    </b> | 2   | NC          |  |  |  |
| 4(• •)3                                      | 3   | EXT CLK 0+  |  |  |  |
| \                                            | 4   | GND         |  |  |  |
| 2 1                                          | 5   | EXT CLK 0-  |  |  |  |
|                                              | 6   | EXT CLK 1   |  |  |  |

| Table 3.2: DB9 Pin Assignments |     |             |  |  |
|--------------------------------|-----|-------------|--|--|
|                                | Pin | Description |  |  |
| 1 2 3 4 5                      | 1   | EXT TRIG 0  |  |  |
| \00000/                        | 2   | NC          |  |  |
| \0000/                         | 3   | EXT CLK 0+  |  |  |
| 2 7 2 2                        | 4   | GND         |  |  |
| 6 7 8 9                        | 5   | EXT CLK 0-  |  |  |
|                                | 6   | EXT CLK 1   |  |  |
|                                | 7   | GND         |  |  |
|                                | 8   | GND         |  |  |
|                                | 9   | GND         |  |  |

J1 to J4 BNC are analog input connectors.

J1 is for AI0, J2 is for AI1, J3 is for AI2 and J4 is for AI3.

# **Operation**

This chapter describes the following features of the PCI-1714 cards:

- Analog input ranges and gains
- Analog input acquisition modes
- A/D sample clock sources
- Trigger sources
- Analog Input Data Format

## **Chapter 4 Operation**

### 4.1 Analog Input Ranges and Gains

Each channel on the PCI-1714 cards can measure bipolar analog input signals ranging within  $\pm$  5 V FSR, and can be set up with different input ranges respectively. The sampling rate can be up to 30 MS/s for PCI-1714 and 10 MS/s for PCI-1714UL.

PCI-1714 cards also provide various gain levels that are programmable on each channel. Table 4-1 lists the effective ranges supported by the PCI-1714 cards using these gains.

| Table 4.1: Gains and Analog Input Range |  |  |  |  |  |  |  |
|-----------------------------------------|--|--|--|--|--|--|--|
| <b>Gain Code</b> 1 2 5 10               |  |  |  |  |  |  |  |
| Input Range ± 5 ± 2.5 ± 1 ±0.5          |  |  |  |  |  |  |  |

For each channel, choose the gain level that provides the most optimal range that can accommodate the signal range you have to measure. For detailed information, please refer to Appendix C.4, AI Range Control.

## 4.2 Analog Input Acquisition Modes

PCI-1714 cards can acquire data in single value, pacer, post-trigger, delay-trigger, about-trigger and pre-trigger acquisition modes. These analog input acquisition modes are described in more details below.

## 4.2.1 Single Value Acquisition Mode

The single value acquisition mode is the simplest way to acquire data. Once the software issues a trigger command, the A/D converter will convert one data, and return it immediately. You can check the A/D FIFO status (Read BASE+10, 12) to make sure if the data is ready to be received. For detailed information, please refer to Appendix C.8 FIFO Control, Appendix C.9 FIFO Status, and Appendix C.10 FIFO for Programmable Flag.

#### 4.2.2 Pacer Acquisition Mode

Use pacer acquisition mode to acquire data if you want to accurately control the time interval between conversions of individual channels in a scan. A/D conversion clock comes from A/D counter or external clock source on connector. A/D conversion starts when the first clock signal comes in, and will not stop if the clock is still continuously sending into it. Conversion data is put into the A/D FIFO. For high-speed data acquisition, you have to use the DMA data transfer for analog input to prevent data loss

### 4.2.3 Post-Trigger Acquisition Mode

Post-trigger allows you to acquire data based on a trigger event. Posttrigger acquisition starts when the PCI-1714 cards detect the trigger event and stop when the preset number of post-trigger samples has been acquired or when you stop the operation. This trigger mode must work with the DMA data transfer mode enabled. Use post-trigger acquisition mode when you want to acquire data when a post-trigger event occurs. Please specify the following parameters after Post-Trigger Acquisition Mode has been set.

- The A/D sample clock source and sampling rate
- · The trigger source
- The acquired sample number N



Figure 4.1: Post-Trigger Acquisition Mode

# 4.2.4 Delay Trigger Acquisition Mode

In delay trigger mode, data acquisition will be activated after a preset delay number of sample has been taken after the trigger event. The delay number of sample ranges from 2 to 65535 as defined in DMA counter.

Delay-trigger acquisition starts when the PCI-1714 cards detect the trigger event and stop when the specified number of A/D samples has been acquired or when you stop the operation. This triggering mode must work with the DMA data transfer mode enabled. Please specify the following parameters after the Delay-Trigger Acquisition Mode has been set.

- The sample clock source and sampling rate
- · The trigger source
- The acquired sample number N
- The sample number M delays after the delay-trigger event happened



Figure 4.2: Delay-Trigger Acquisition Mode

# 4.2.5 About Trigger Acquisition Mode

Use about-trigger acquisition mode when you want to acquire data both before and after a specific trigger event occurs. This operation is equivalent to doing both a pre-trigger and a post-trigger acquisition. When using software, please specify the following parameters after About-Trigger Acquisition Mode has been set.

- The sample clock source and sample rate
- · The trigger source
- The total acquired sample number N
- The specific sample number M after the trigger event. The range of preset sample number is from 2 to 65536 samples.

In about-trigger mode, users must first designate the size of the allocated memory and the amount of samples to be snatched after the trigger event happens. The about-trigger acquisition starts when the first clock signal comes in. Once a trigger event happens, the on-going data acquisition will continue until the designated amount of samples have been reached. When the PCI-1714 cards detect the selected about trigger event, the cards keeps acquiring the preset number of samples, and keep the total number of samples on the FIFO.



Figure 4.3: About-Trigger Acquisition Mode

# 4.2.6 Pre-Trigger Acquisition Mode

Pre-Trigger mode is a particular application of about-trigger mode. Use pre-trigger acquisition mode when you want to acquire data before a specific trigger event occurs. Pre-trigger acquisition starts when you start the operation and stops when the trigger event happens. Then the specific number of samples will be reversed in the FIFO before the pre-trigger event occurred. Please specify the following parameters, after Pre-trigger Acquisition Mode: has been set.

- The sample clock source and sample rate
- The trigger source
- Assume the total acquired sample number is N, then set the total sample number to be N+2.



Figure 4.4: Pre-Trigger Acquisition Mode

# 4.3 A/D Sample Clock Sources

The PCI-1714 cards can adopt both internal and external clock sources for pacer, post-trigger, delay-trigger, about-trigger acquisition modes:

- Internal A/D sample clock with 8-bit divider
- External A/D sample clock that is connected to either the EXT-CLK0 (the differential clock source) or the EXT\_CLK1 (the single ended clock source) on the ADAM-3909 screw terminal board.

The internal and both external A/D sample clocks are described in more details in the next pages.

# 4.3.1 Internal A/D Sample Clock

The internal A/D sample clock uses a 60 MHz time base. (20 MHz time base for PCI-1714UL) Conversions start on the rising edge of the counter output. You can use software to specify the clock source as internal and the sampling frequency to pace the operation. The minimum frequency is 234375 S/s, the maximum frequency is 30 MS/s. (10 MS/s for PCI-1714UL). According to the sampling theory (Nyquist Theorem), you must specify a frequency that is at least twice as high as the input's highest frequency component to achieve valid sampling. For example, to accurately sample a 300 kHz signal, you have to specify sampling frequency of at least 600 kHz. This consideration can avoid an error condition often know as aliasing, in which high frequency input components appear erroneously as lower frequencies when sampling.

#### 4.3.2 External A/D Sample Clock 0

The external sample clock 0 is a sine wave signal source which is converted to a TTL signal inside PCI-1714 cards. This signal is AC coupled. The input impedance of the external clock 0 is 50 ohms and the input level is 5 volts peak-to-peak.

Please note that the frequency of the external clock is the system clock. The maximum A/D clock frequency is half of the system clock.

# 4.3.3 External A/D Sample Clock 1

The external sample clock 1 is a digital clock. The input impedance is 50 ohms and the input level should be  $2V\sim5V$  into the 50-ohm load. This signal is DC coupled.



33 Chapter 4

# 4.4 Trigger Sources

PCI-1714 cards support the following trigger sources for post-, delay-, about- and pre-trigger acquisition modes:

- · Software trigger
- External digital (TTL) trigger
- · Analog threshold trigger.

You can define the type of trigger source as rising-edge or falling-edge. These following sections describe these trigger sources in more detail.

# 4.4.1 Software Trigger

A software trigger event occurs when you start the analog input operation (the computer issues a write to the board to begin acquisitions). When you write the value to analog input trigger flag TRGF on Write BASE+Eh to produce either a rising-edge or falling-edge trigger, depending upon the trigger source type you choose. This edge will then act as an A/D trigger event. For detailed information, please refer to Appendix C.7 Trigger Mode and Source.

# 4.4.2 External Digital (TTL) Trigger

For analog input operations, an external digital trigger event occurs when PCI-1714 cards detect either a rising or falling edge on the External A/D TTL trigger input signal from screw terminal EXT\_TRIG on the ADAM-3909 screw terminal board. The trigger signal is TTL-compatible.

### 4.4.3 Analog Threshold Trigger

For analog input operations, an analog trigger event occurs when PCI-1714 cards detect a transition from above a threshold level to below a threshold level (falling edge), or a transition from below a threshold level to above a threshold level (rising edge). You should connect the analog signals from the external device to one of the four BNC source connectors. Which one of the four sources is selected as the trigger source can be defined or identified by writing to or reading from the flags from TS0 to TS2 of Write/Read BASE+Eh.

On the PCI-1714 cards, the analog trigger threshold voltage level is set using a dedicated 8-bit DAC; you can write or read the flags from AT0 to AT7 on Write/Read BASE+24h to define or identify the analog trigger threshold voltage level. Please also refer to the Appendix C.14 Analog Trigger Threshold Voltage for more details.

# 4.5 Analog Input Data Format

| Table 4.2 | : Analog Inp | out Data Format |
|-----------|--------------|-----------------|
| A/D Code  | )            | Mapping Voltage |
| Hex.      | Dec.         |                 |
| 000h      | 0d           | -FS             |
| 7FFh      | 2047d        | -1 LSB          |
| 800h      | 2048d        | 0               |
| FFFh      | 2095d        | FS-1 LSB        |
| 1LSB      | •            | FS/2048         |

| Table 4.3: Correspond age Ranges | ing Full Scale Values fo | or Various Input Volt- |
|----------------------------------|--------------------------|------------------------|
| Gain                             | Range                    | FS                     |
| 1                                | ±5                       | 5                      |
| 2                                | ±2.5                     | 2.5                    |
| 5                                | ±1                       | 1                      |
| 10                               | ±0.5                     | 0.5                    |

# **Calibration**

This chapter offers you a brief guide to the calibration procedure.

Sections include:

• Calibration Procedure

# **Chapter 5 Calibration**

The PCI-1714 cards have been well calibrated at the factory for initial use. You are not required to calibrate the PCI-1714 cards in normal conditions. However, if calibration is required, the procedure shown in the next pages will show how it is done.

To perform an effective calibration, prepare a standard 4-1/2 digits resolution, stable and low-noise DC voltage source. It is important as the accuracy of the device will depend on the accuracy of the DC source.

#### 5.1 Calibration Procedure

Step 1: Click the Setup button on the Advantech Device Manager window (Fig.5-1) to launch the PCI-1714 Device Setting window (Fig.5-2).



Figure 5.1: Click the Setup button to Launch the Device Setting

**Step 2:**Select the input range of the channel which you want to calibrate.

**Step 3:**Click the **Calibration** button to start the calibration process. The **Calibration Wizard** window will pop up.

Note: Each calibration process can calibrate only one channel and one input range at a time.



Figure 5.2: Click the Calibration Button to Launch the Calibration

**Step 4:**Follow the instruction of **Calibration Wizard** to input a correct DC voltage as a reference and click the **Next** button to proceed to the next step.



Figure 5.3: The Start-up Window of Offset Calibration

**Step 5:**Click the **Start** button to start the **Offset Calibration**. Note that the **Status** will indicate **Unknown** as default at the beginning.



Figure 5.4: The Adjustment Process of Offset Calibration

**Step 6:**If the reference DC voltage source and the wiring are both correct, the calibration will proceed automatically after the **Start** button is clicked. When the offset calibration is completed, the **Status** will indicate **Succeeded**, then click the **Next** button to proceed to the next step



Figure 5.5: Offset Calibration Succeeded

**Step 6a:**Once the **Status** indicates **Failed**, please check if both the wiring and the input voltage are correct. When finished checking, click the **Start** button again to restart the procedure, or click the **Cancel** button to stop the calibration.



Figure 5.6: Offset Calibration Failed

**Step 7:**If the offset calibration is completed, it will proceed to the **Gain Calibration**. The steps of gain calibration are quite similar to those of the offset calibration. Follow the instructions of the **Calibration Wizard** to input a correct DC voltage and click the **Next** button to proceed.,



Figure 5.7: The Start-up Window of Offset Calibration

**Step 8:**Click the **Start** button to start gain calibration. Note that the **Status** will indicate **Unknown** as default at the beginning.



Figure 5.8: The Adjustment Process of Gain Calibration

**Step 9:** When the gain calibration is completed click the **Next** button to proceed.



Figure 5.9: Gain Calibration Succeeded

**Step 9a:**Once the **Status** indicates **Failed**, please check if both the wiring and the input voltage are correct. When finished checking, click the **Start** button again to restart the procedure, or click the **Cancel** button to stop the calibration.



Figure 5.10: Gain Calibration Failed

**Step 10:** When the current channel is calibrated, click the **Finish** button to end the procedure. You can proceed to **Step 3** to select another channel for calibration, and repeat from **Step 4** to **Step 9**, until the rest of the channels are all calibrated one after one.



Figure 5.11: Calibration Procedure Completed



# **Specifications**

# **Appendix A Specifications**

# A.1 General:

| I/O Connector Type | 4 BNC conne<br>1 PS2 conne                            | ector for AI<br>ctor for ext. clock and trigger |  |  |  |  |  |  |  |  |
|--------------------|-------------------------------------------------------|-------------------------------------------------|--|--|--|--|--|--|--|--|
| Dimensions         | 137 x 107 mr                                          | m (5.4" x 4.2")                                 |  |  |  |  |  |  |  |  |
| Power              | Typical                                               | +5 V @ 850 mA ; +12 V @ 600 mA                  |  |  |  |  |  |  |  |  |
| Consumption        | Max. +5 V @ 1 A; +12 V @ 700mA                        |                                                 |  |  |  |  |  |  |  |  |
| Temperature        | <b>Operating</b> 0~70° C (32~158° F)                  |                                                 |  |  |  |  |  |  |  |  |
|                    | Storage                                               | -20 ~ 85° C (-4 ~ 185° F)                       |  |  |  |  |  |  |  |  |
| Relative Humidity  | 5~95%RH, non-condensing (refer to <i>IEC 68-2-3</i> ) |                                                 |  |  |  |  |  |  |  |  |
| Certification      | CE certified                                          |                                                 |  |  |  |  |  |  |  |  |

# A.2 PCI-1714 and PCI-1714UL Analog Input

| Channels                                    | 4 s        | ingle-end        | ded a | analog input    | channels         |                        |           |  |  |
|---------------------------------------------|------------|------------------|-------|-----------------|------------------|------------------------|-----------|--|--|
| Resolution                                  | 12-        | -bit             |       |                 | FIFO Size        | PCI-1714:<br>PCI-1714l |           |  |  |
| Max. Sampling                               |            | MHz For          |       |                 | 1                |                        |           |  |  |
| Rate <sup>1</sup>                           | 101        | MHz For          | PCI-  | ·1714UL         |                  |                        |           |  |  |
| Input range and<br>Gain List                | Ga         | in               | 1     |                 | 2                | 5                      | 10        |  |  |
|                                             | Ra         | nge              | ±5V   |                 | ±2.5V            | ±1V                    | ±0.5V     |  |  |
| Drift                                       | Ga         | in               | 1     |                 | 2                | 5                      | 10        |  |  |
|                                             | Zeı<br>(µ\ | ro<br>/ / °C)    | ±20   | 0               | ±100             | ±40                    | ±20       |  |  |
|                                             | Ga<br>(pp  | in<br>om / °C)   | ±30   |                 | ±30              | ±30                    | ±30       |  |  |
| Small Signal Band-                          | Ga         | in               | 1     |                 | 2                | 5                      | 10        |  |  |
| width for PGA                               |            | ndwidth<br>dB)   | 7MF   | Ηz              | 7MHz             | 7MHz                   | 7MHz      |  |  |
| Max. Input voltage                          | ±1         |                  |       |                 |                  | Protection 30          | Vp-p      |  |  |
| Input Impedance                             |            |                  |       | er selectab     |                  |                        |           |  |  |
| Trigger Mode                                | So         | ftware, pa       | acer, |                 |                  | delay-trigger,         |           |  |  |
| Accuracy                                    |            | DNLE             |       | ,               | Missing Cod      | les:12 Bits Gu         | aranteed) |  |  |
|                                             | С          | INLE             |       | ±2LSB           |                  |                        |           |  |  |
|                                             |            | Offset er        | rror  | Adjustable      | to ±1LSB         |                        |           |  |  |
|                                             |            | Gain err         | or    | Adjustable      | to ±1LSB         |                        |           |  |  |
|                                             | A<br>C     | SINAD S<br>(N+D) | S/    | 66 dB (Hi 2     | <u>Z</u> )       |                        |           |  |  |
|                                             |            | ENOB             |       | 10.67 bits      | (Hi Z)           |                        |           |  |  |
|                                             |            | THD              |       | -73 dB (Hi      | Z)               |                        |           |  |  |
| External Clock 1                            | Lo         | gic level        |       |                 | 0.8 V max. H     | igh: 2.0V min.         | .)        |  |  |
|                                             | Inp<br>and | out imped<br>ce  | -     | 50 ohms         |                  |                        |           |  |  |
|                                             | Inp        | ut couple        | ed    | DC              |                  |                        |           |  |  |
|                                             |            | equency          |       | Up to 10M       |                  |                        |           |  |  |
| External Clock 0                            |            | gic level        |       | 5.0V peak       | to peak sin w    | ave                    |           |  |  |
|                                             |            | ut imped         | -     | Hi Z            |                  |                        |           |  |  |
|                                             | and        |                  |       | 40              |                  |                        |           |  |  |
|                                             |            | out couple       | ea    | AC<br>Up to 10M | U- <b>-</b>      |                        |           |  |  |
| External Trigger 0                          |            | gic level        |       |                 |                  | igh: 2.0V min.         | 1         |  |  |
| External ringger o                          |            | out imped        | _     | Hi Z            | 0.0 V IIIAX. I I | igii. 2.0 v iiiiii.    | •)        |  |  |
|                                             | and        |                  |       |                 |                  |                        |           |  |  |
|                                             | Inp        | ut couple        | ed    | DC              |                  |                        |           |  |  |
| External Analog Range By analog input range |            |                  |       |                 |                  |                        |           |  |  |
| Trigger Input                               | _          | solution         |       | 8-bit           |                  |                        |           |  |  |
|                                             | Fre        | equency          |       | Up to 1MH       | Z                |                        |           |  |  |

PCI-1714: 30 MHz is only for FIFO depth of 32K.

PCI-1714UL: 10 MHz is only for FIFO depth of 8K.

Continuous acquisition depends on performance.



# **Block Diagram**

# Appendix B Block Diagram





# Register Structure & Format

# **Appendix C Register Structure & Format**

#### C.1 Overview

PCI-1714 cards are delivered with an easy-to-use 32-bit DLL driver for user programming under the Windows 98, 2000, and XP operating systems. We advise users to program the PCI-1714 using the 32-bit DLL driver provided by Advantech to avoid the complexity of low-level programming by register.

The most important consideration in programming the PCI-1714 cards at register level is to understand the function of the cards' registers. The information in the following sections is provided only for users who would like to do their own low-level programming.

# C.2 Register Format

The register format is the basis to control the PCI-1714 cards.

There are some rules for programmer's reference:

- All registers are 32-bit format. Please use the DWORD command in your own software.
- Some registers are used only for write or read.
- Some registers can support write and read back, they usually use the same name.
- Some registers could write any value to complete a command.
- In general, read only register is called status register, write only register is called control register.
- Some registers are very similar, usually denote as a group. For example, A4, A3, A2, A1, A0 usually denote as A4: A0.
- In this document, 1Fh means hexadecimal number 1F.

**Table C-1** shows the function of each register of the PCI-1714 cards or driver and their address relative to the cards' base address.

| Bas<br>Add | e<br>ress | PCI-17 | 714 Re                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | egiste | er Fo | orma     | t        | nat (   | Part     | 1)        |           |           |           |           |           |     |           |
|------------|-----------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|----------|----------|---------|----------|-----------|-----------|-----------|-----------|-----------|-----------|-----|-----------|
| Ŧ<br>+     |           |        | 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |        |       |          | 10       | 9       | 8        | 7         | 6         | 5         | 4         | 3         | 2         | 1   | 0         |
| 0h         | W         | Al Cha | annel (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ) Sin  | gle \ | √alue    | e Acc    | quisiti | ion      |           |           |           |           |           |           |     |           |
|            |           |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |       |          |          |         |          |           |           |           |           |           |           |     |           |
|            | R         | Al Cha | nnol (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Dot    |       |          |          |         |          |           |           |           |           |           |           |     |           |
|            |           |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |       |          |          |         |          |           |           |           |           |           |           |     |           |
|            |           | TRGF   | OV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | G1     | G0    | AD<br>11 | AD<br>10 | AD9     | AD8      | AD7       | AD6       | AD5       | AD4       | AD3       | AD2       | AD1 | AD0       |
| 2h         | W         | Al Cha | annel 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Sin    | gle \ | Value    | Aco      | quisit  | ion      |           |           |           |           |           |           |     |           |
|            |           |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |       |          |          |         |          |           |           |           |           |           |           |     |           |
|            | R         | Al Cha | Channel 1 Data<br>  RGF OV   G1   G0   AD   AD   AD9 AD8 AD7 AD6   AD5   AD4   AD3   AD2   AD1   AD<br>  11   10   AD9 AD8 AD7   AD6   AD5   AD4   AD3   AD2   AD1   AD5   AD6   AD7   A |        |       |          |          |         |          |           |           |           |           |           |           |     |           |
|            |           | TRGF   | OV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | G1     | G0    | AD<br>11 | AD<br>10 | AD9     | AD8      | AD7       | AD6       | AD5       | AD4       | AD3       | AD2       | AD1 | AD0       |
| 4h         | W         | Al Cha | annel 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2 Sin  | gle \ | Value    | Aco      | quisit  | ion      |           |           |           | -         |           | 1         | 1   | -         |
|            |           |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |       |          |          |         |          |           |           |           |           |           |           |     |           |
|            | R         | Al Cha | annel 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2 Dat  | ta    |          |          |         |          |           |           |           |           |           |           |     |           |
|            |           | TRGF   | OV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | G1     | G0    | AD<br>11 | AD<br>10 | AD9     | AD8      | AD7       | AD6       | AD5       | AD4       | AD3       | AD2       | AD1 | AD0       |
| 6h         | W         | Al Cha | annel 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3 Sin  | gle \ |          |          | quisit  | ion      |           |           |           |           |           |           |     |           |
|            |           |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |       |          |          |         |          |           |           |           |           |           |           |     |           |
|            |           | Al Cha |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | D-4    |       |          |          |         |          |           |           |           |           |           |           |     |           |
|            | R         | AI CII | anner 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Dai    | ld    |          |          |         |          |           |           |           |           |           |           |     |           |
|            |           | TRGF   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        | G0    | 11       | 10       | AD9     | AD8      | AD7       | AD6       | AD5       | AD4       | AD3       | AD2       | AD1 | AD0       |
| 8h         | W         | Al Rar | ige Co                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ntro   | Re    | giste    | r        |         |          |           |           |           |           |           |           |     |           |
|            |           |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |       |          |          |         |          | CH3<br>G1 | CH3<br>G0 | CH2<br>G1 | CH2<br>G0 | CH1<br>G1 | CH1<br>G0 |     | CH0<br>G0 |
|            | R         |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |       |          |          |         |          | _01       | _00       | _01       | _00       | _01       | _00       | _01 | _00       |
|            |           |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1      |       |          |          | 1       | 1        | CU3       | СПЗ       | CUO       | ്ലാ       | CH1       | СП1       |     | CUA       |
|            |           |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |       |          |          |         |          | _G1       | _G0       | _G1       | _G0       | _G1       | _G0       |     | _G0       |
| Ah         | W         | A/D C  | onvert                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | er Er  | nable | e Re     | giste    | r       |          |           |           |           |           | •         |           |     |           |
|            |           |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |       |          |          |         |          |           |           |           |           | CH3       | CH2       | CH1 | CH0       |
|            | R         |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |       |          |          |         |          |           |           |           |           |           |           |     |           |
|            |           |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |       |          |          |         |          |           |           |           |           | СНЗ       | CH2       | CH1 | CH0       |
|            |           |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |       | <u> </u> | <u> </u> |         | <u> </u> |           | <u> </u>  | <u> </u>  |           | <u> </u>  |           |     |           |

|    |    | C.1: P |             |       |                                                                                                                |       |     |          |          | (1)      |          |          |          |          |          |          |          |
|----|----|--------|-------------|-------|----------------------------------------------------------------------------------------------------------------|-------|-----|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| Ch | VV | Clock  | Source      | e and | וטו                                                                                                            | /laer | Reg | ister    |          |          |          |          |          |          |          |          |          |
|    |    |        |             |       |                                                                                                                |       |     | CK<br>S1 | CK<br>S0 | DIV<br>7 | DIV<br>6 | DIV<br>5 | DIV<br>4 | DIV<br>3 | DIV<br>2 | DIV<br>1 | DIV<br>0 |
|    | R  |        |             |       |                                                                                                                |       |     |          | 1        | 1        |          | 1        |          |          |          |          | 1        |
|    |    |        |             |       |                                                                                                                |       |     | CK<br>S1 | CK<br>S0 | DIV<br>7 | DIV<br>6 | DIV<br>5 | DIV<br>4 | DIV<br>3 | DIV<br>2 | DIV<br>1 | DIV<br>0 |
| Eh | W  | Trigge | r Mode      | e and | So                                                                                                             | urce  | Reg | ister    | 1        | 1        |          | 1        |          |          |          |          | 1        |
|    |    | TRGF   | DMA<br>_TCF |       |                                                                                                                |       |     |          |          | TSE      | TS2      | TS1      | TS0      |          | TM2      | TM1      | TMO      |
|    | R  |        | ļ.          |       | il de la companya de |       |     |          |          |          |          |          |          |          |          |          |          |
|    |    | TRGF   | DMA<br>_TCF |       |                                                                                                                |       |     |          |          | TSE      | TS2      | TS1      | TS0      |          | TM2      | TM1      | TMO      |

|              |   | C.2: PC  |              |          |          |                  | rma              | t (Pa            | ırt 2   | 2)      |                  |                  |     |              |              |              |
|--------------|---|----------|--------------|----------|----------|------------------|------------------|------------------|---------|---------|------------------|------------------|-----|--------------|--------------|--------------|
| Base<br>Addr |   | PCI-17   | ′14 Re(      | gister   | For      | mat              |                  |                  |         |         |                  |                  |     |              |              |              |
| + HE         |   | 15   14  |              | 12       | 11       | 10               | 9                | 8                | 7       | 6       | 5                | 4                | 3   | 2            | 1            | 0            |
| 10h          | W | FIFO (   | Control      | Regis    | ster     |                  |                  |                  |         |         |                  |                  |     |              |              |              |
|              |   |          |              |          |          |                  | FRS<br>T1        | FCL<br>R1        |         |         |                  |                  |     |              | FRST0        | FCL<br>R0    |
|              | R | FIFO S   | Status F     | Regis    | er       |                  |                  |                  |         |         |                  |                  |     |              |              |              |
|              |   |          | FIFO<br>1_AF |          |          | FIF<br>O1_<br>FF | FIF<br>O1_<br>HF | FIF<br>O1_<br>EF |         |         | FIF<br>O0_<br>AF | FIF<br>O0_<br>AE |     | FIFO<br>0_FF | FIFO0_<br>HF | FIFO<br>0_EF |
| 12h          | W | FIFO (   | Control      | Regi     | ster     | ı                |                  |                  |         |         | 1                |                  |     |              |              |              |
|              |   |          |              |          |          |                  | FRS<br>T3        | FCL<br>R3        |         |         |                  |                  |     |              | FRST2        | FCL<br>R2    |
|              | R | FIFO S   | Status F     | Regis    | er       |                  |                  |                  |         | •       |                  |                  |     |              | •            |              |
|              |   |          | FIFO<br>3_AF |          |          | FIF<br>O3_<br>FF | FIF<br>O3_<br>HF | FIF<br>O3_<br>EF |         |         | FIF<br>O2_<br>AF | FIF<br>O2_<br>AE |     | FIFO<br>2_FF | FIFO2_<br>HF | FIFO<br>2_EF |
| 14h          | W | FIFO (   | Progra       | amma     | able     | Flag             | Regi             | ster             |         |         |                  |                  |     |              | ļ            |              |
|              |   | 14       |              | 2        | 11       | 0                |                  |                  | PF<br>7 | PF<br>6 | PF5              | PF4              | PF3 | PF2          | PF1          | PF0          |
|              | R | FIFO (   | Progra       | amma     | able     | Flag             | Regi             | ster             |         |         |                  |                  |     |              |              |              |
|              |   | 14       |              | 2        | 11       | 0                |                  |                  | PF<br>7 | PF<br>6 | PF5              | PF4              | PF3 | PF2          | PF1          | PF0          |
| 16h          | W | FIFO 1   | Progra       | amma     | able     | Flag             | Regi             | ster             |         |         |                  |                  |     |              |              |              |
|              |   | PF<br>14 |              | 2        | 11       | 0                |                  |                  | PF<br>7 | PF<br>6 | PF5              | PF4              | PF3 | PF2          | PF1          | PF0          |
|              | R | FIFO 1   | Progra       | amma     | able     | Flag             | Regi             | ster             |         |         |                  |                  |     |              |              |              |
|              |   | PF<br>14 | PF13         | FP1<br>2 | PF<br>11 | PF1<br>0         | PF9              | PF8              | PF<br>7 | PF<br>6 | PF5              | PF4              | PF3 | PF2          | PF1          | PF0          |

| Tabl | le C | 2.2:     | PC       | I-171    | 4 res    | rist     | er fo    | rmai | t (Pa | rt 2    |         |     |     |     |     |     |     |
|------|------|----------|----------|----------|----------|----------|----------|------|-------|---------|---------|-----|-----|-----|-----|-----|-----|
|      |      |          |          | Progra   |          |          |          |      |       |         |         |     |     |     |     |     |     |
|      |      |          | 14       | _        | 2        | 11       | 0        |      |       | PF<br>7 | PF<br>6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 |
|      | R    | FIF      | 0 2      | Progra   | amma     | able     | Flag     | Regi | ster  |         |         |     |     |     |     |     |     |
|      |      |          | PF<br>14 | PF1<br>3 | FP1<br>2 | PF<br>11 | PF1<br>0 | PF9  | PF8   | PF<br>7 | PF<br>6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 |
| 1Ah  | W    | FIF      | O 3      | Progra   | amma     | ble      | Flag     | Regi | ster  |         | •       |     |     |     |     |     | '   |
|      |      |          | 14       | PF13     | 2        | 11       | 0        |      |       | PF<br>7 | PF<br>6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 |
|      | R    | FIF      | O 3      | Progra   | amma     | ble      | Flag     | Regi | ster  | •       | •       |     |     |     | •   |     |     |
|      |      |          | PF<br>14 | PF13     | FP1<br>2 | PF<br>11 | PF1<br>0 | PF9  | PF8   | PF<br>7 | PF<br>6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 |
| 1Ch  | W    | DM.      | A Co     | ounter   | Regi     | ster     |          |      |       |         |         |     |     |     |     |     |     |
|      |      | CN<br>15 | CN<br>14 | CN1<br>3 | CN1<br>2 | CN<br>11 | CN1<br>0 | CN9  | CN8   | CN<br>7 | CN<br>6 | CN5 | CN4 | CN3 | CN2 | CN1 | CN0 |
|      | R    |          | ı        |          | 1        |          | 1        |      |       | I       |         |     | I   | 1   | I   |     |     |
|      |      |          |          | CN1<br>3 | CN1<br>2 |          | CN1<br>0 | CN9  | CN8   | CN<br>7 | CN<br>6 | CN5 | CN4 | CN3 | CN2 | CN1 | CN0 |
| 1Eh  | W    | Res      | t DN     | /А Со    | unter    |          | 1        |      |       | I       |         |     | I   | 1   | I   |     |     |
|      |      |          |          |          |          |          |          |      |       |         |         |     |     |     |     |     |     |
|      | R    |          |          |          |          | l        |          |      |       |         | 1       | 1   |     |     |     | l   |     |
|      |      |          | I        |          |          |          |          |      |       | 1       |         |     | I   |     |     |     |     |
|      |      |          |          |          |          |          |          |      |       |         |         |     |     |     |     |     |     |

| <i>Tabl</i><br>Base<br>Addr | ! | PCI-     |        |        |        | <i>ster fo</i><br>ormat | orma | it (P | art 3          | )                   |                     |           |                     |                     |                  |                  |                  |
|-----------------------------|---|----------|--------|--------|--------|-------------------------|------|-------|----------------|---------------------|---------------------|-----------|---------------------|---------------------|------------------|------------------|------------------|
| + HE                        |   | 15       | 14     | 13     | 12     | 11                      | 10   | 9     | 8              | 7                   | 6                   | 5         | 4                   | 3                   | 2                | 1                | 0                |
| 20h                         | W | Inter    | rupt C | contro | ol Reg | gister                  |      |       | •              | •                   |                     |           |                     |                     |                  |                  |                  |
|                             |   | INT<br>E |        |        |        |                         |      |       | DM<br>A_T<br>C | FIF<br>O3<br>A<br>F | FIF<br>O3<br>H<br>F |           | FIF<br>O2<br>H<br>F | FIF<br>O1<br>A<br>F | FIF<br>O1_<br>HF | FIF<br>O0_<br>AF | FIF<br>O0_<br>HF |
|                             | R |          |        |        |        |                         |      |       | •              | •                   |                     |           |                     |                     |                  |                  |                  |
|                             |   | INT<br>F |        |        |        |                         |      |       | INT<br>F8      | INT<br>F7           | INT<br>F6           | INT<br>F5 | INT<br>F4           | INT<br>F3           | INT<br>F2        | INT<br>F1        | INT<br>F0        |
| 22h                         | W | Clea     | r Inte | rrupt  |        |                         |      |       |                |                     |                     | •         |                     |                     |                  |                  |                  |
|                             |   |          |        |        |        |                         |      |       |                |                     |                     |           |                     |                     |                  |                  |                  |
|                             | R | N/A      |        |        |        |                         |      |       |                |                     |                     | •         |                     |                     |                  |                  |                  |
|                             |   |          |        |        |        |                         |      |       |                |                     |                     |           |                     |                     |                  |                  |                  |

|      |     |       |       |         |       | ster fo   |         |         |         |         |         |         |         |          |          |          |          |
|------|-----|-------|-------|---------|-------|-----------|---------|---------|---------|---------|---------|---------|---------|----------|----------|----------|----------|
| 2411 | VV  | Anai  | og 11 | iggei   | me    | SHOIU V   | voitag  | je Ke   | giste   | AT      | AT      | AT      | AT      | AT       | AT2      | AT1      | AT0      |
|      | R   | Anal  | og Tr | igger   | Thre  | shold v   | oltac   | le Re   | niste   | 7       | 6       | 5       | 4       | 3        | ,        | ,        | , 0      |
|      |     | , and | og 11 | iggei   | 11110 | Jiloia (  | Voltag  | ,       | J       | AT      | ΑT      | ΑT      | ΑT      | AT       | AT2      | AT1      | AT0      |
| 26h  | w   | N/A   |       |         |       |           |         |         |         | 7       | 6       | 5       | 4       | 3        |          |          |          |
|      |     |       |       |         |       |           |         |         |         |         |         |         |         |          |          |          |          |
|      | R   | N/A   |       |         |       |           |         |         |         |         |         |         |         |          |          |          |          |
|      |     |       |       |         |       |           |         |         |         |         |         |         |         |          |          |          |          |
| 28h  | W   | Calib | ratio |         |       | d Reg     | ister   | 1       | 1       | 1       |         |         |         |          |          |          |          |
|      |     |       |       | CG1     | CG0   | X         | CM<br>2 | CM<br>1 | CM<br>0 | CD<br>7 | CD<br>6 | CD<br>5 | CD<br>4 | CD<br>3  | CD2      | CD1      | CD0      |
|      | R   |       |       |         |       |           |         |         |         |         |         |         |         |          |          |          |          |
|      |     |       |       | CG<br>1 | CG0   | CBU<br>SY | CM<br>2 | CM<br>1 | CM<br>0 | CD<br>7 | CD<br>6 | CD<br>5 | CD<br>4 | CD<br>3  | CD2      | CD1      | CD0      |
| 2Ah  | W   |       | I     | T       |       |           | T       |         | 1       |         |         |         |         |          | T        | ı        |          |
|      | R   |       |       |         |       |           |         |         |         |         |         |         |         |          |          |          |          |
|      | 1 \ |       |       |         |       |           |         |         |         |         |         |         |         |          |          |          |          |
| 2Ch  | W   | Boar  | d ID  |         |       |           |         |         |         |         |         |         |         |          |          |          |          |
|      |     |       |       |         |       |           |         |         |         |         |         |         |         |          |          |          |          |
|      | R   |       |       |         |       |           |         |         | 1       | 1       |         |         |         |          |          |          |          |
|      |     |       |       |         |       |           |         |         |         |         |         |         |         | BID<br>3 | BID<br>2 | BID<br>1 | BID<br>0 |
| 2Eh  | W   |       |       | ı       |       |           |         |         |         | II.     |         |         |         |          |          |          |          |
|      | _   |       |       |         |       |           |         |         |         |         |         |         |         |          |          |          |          |
|      | R   |       |       | 1       | ı     |           |         |         |         |         |         |         |         |          |          | ı        |          |
|      |     |       |       |         |       |           |         |         |         |         |         |         |         |          |          |          |          |

| Tabl<br>Base<br>Addr | ; | PCI-     | P <b>CI-</b><br>1714 |        |       |          |          | nat (1 | Part | 4)  |     |     |     |     |     |     |     |
|----------------------|---|----------|----------------------|--------|-------|----------|----------|--------|------|-----|-----|-----|-----|-----|-----|-----|-----|
| + HE                 | Χ | 15       | 14                   | 13     | 12    | 11       | 10       | 9      | 8    | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| 30h                  | W | Rese     | et sta               | rt rea | d cha | nnel     | to CI    | 10     |      |     |     |     |     |     |     |     |     |
|                      |   |          |                      |        |       |          |          |        |      |     |     |     |     |     |     |     |     |
|                      | R | AD (     | Chanr                | nei n  | DAIA  | ١.       |          |        |      |     |     |     |     |     |     |     |     |
|                      |   | TR<br>GF | OV                   | G1     | G0    | AD1<br>1 | AD1<br>0 | AD9    | AD8  | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 |
| 32h                  | W | N/A      |                      | l      | l     |          | l        | l      |      |     |     |     | l   |     | I   |     |     |
|                      |   |          |                      |        |       |          |          |        |      |     |     |     |     |     |     |     |     |
|                      | R | AD (     | Chanr                | nel n+ | +1 DA | ATA      |          |        | ļ    | ļ   |     | ļ   |     |     |     |     |     |
|                      |   | TR<br>GF | OV                   | G1     | G0    | AD1<br>1 | AD1<br>0 | AD9    | AD8  | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 |
| 34h                  | W | DMA      | Req                  | uest   | selec | tor      |          |        | ļ.   | ļ.  |     | ļ.  |     |     |     |     | •   |
|                      |   |          |                      |        |       |          |          |        |      |     |     |     |     |     |     |     | DS0 |
|                      | R |          | •                    |        |       | •        |          |        |      |     | •   |     |     |     |     | •   |     |
|                      |   |          |                      |        |       |          |          |        |      |     |     |     |     |     |     |     |     |

# C.3 A/D Single Value Acquisition

Write BASE+0, 2, 4, 6

In single value acquisition mode (SW trigger), the A/D converter will convert one sample when you write to the register **Write BASE+0, 2, 4, 6** with any value. User can check the A/D FIFO status (**FIFOn\_FE**) to make sure if the data is ready to be received.

| Tabl         |    |       |      |       |       |       |      |      | e Ac    | equis | sition | ı   |     |     |     |     |     |
|--------------|----|-------|------|-------|-------|-------|------|------|---------|-------|--------|-----|-----|-----|-----|-----|-----|
| Base         |    |       | 171  | 4 Re  | giste | r Fo  | rmat |      |         |       |        |     |     |     |     |     |     |
| Addr<br>+ HE |    | 4-    |      | 40    | 40    |       | 40   | _    |         | -     |        | -   |     |     |     | 14  |     |
| 1            |    | 15    | 14   | 13    | 1Z    | 11    | 10   | 9    | 8       | 7     | 6      | 5   | 4   | 3   | 2   | 1   | U   |
| 0h           | ۷۷ | AI C  | nanı | iei C | Sing  | jie v | aiue | Acqu | iisitio | П     |        |     |     |     |     |     |     |
|              |    |       |      |       |       |       |      |      |         |       |        |     |     |     |     |     |     |
|              | _  | A I O |      |       | D-4   |       |      |      |         |       |        |     |     |     |     |     |     |
|              | R  | AI C  | nanı | nei u | Data  | а     |      |      |         |       |        |     |     |     |     |     |     |
|              |    | TR    | OV   | G1    | G0    | AD    | AD   | AD9  | AD8     | AD7   | AD6    | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 |
|              |    | GF    |      |       |       | 11    | 10   |      |         |       |        |     |     |     |     |     |     |

| <i>Tab</i><br>2h |   | C.5: Al C |                   |       |      |          |          |      |        |     | ition | ļ   |     |     |     |     |     |
|------------------|---|-----------|-------------------|-------|------|----------|----------|------|--------|-----|-------|-----|-----|-----|-----|-----|-----|
|                  |   |           |                   |       |      |          |          |      |        |     |       |     |     |     |     |     |     |
|                  | R | AI C      | hanı              | nel 1 | Data | a        |          | 1    |        |     |       |     |     |     |     |     |     |
|                  |   | TR<br>GF  | OV                | G1    | G0   | AD<br>11 | AD<br>10 | AD9  | AD8    | AD7 | AD6   | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 |
| 4h               | W | AI C      | hanı              | nel 2 | Sing | gle V    | alue     | Acqu | isitio | n   |       |     |     |     |     |     |     |
|                  |   |           |                   |       |      |          |          |      |        |     |       |     |     |     |     |     |     |
|                  | R | AI C      | hanı              | nel 2 | Data | а        |          |      |        |     |       |     |     |     |     |     |     |
|                  |   | TR<br>GF  | OV                | G1    | G0   | AD<br>11 | AD<br>10 | AD9  | AD8    | AD7 | AD6   | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 |
| 6h               | W | AI C      | hanı              | nel 3 | Sing | gle V    | alue     | Acqu | isitio | n   |       |     |     |     |     |     |     |
|                  |   |           |                   |       |      |          |          |      |        |     |       |     |     |     |     |     |     |
|                  | R | AI C      | Al Channel 3 Data |       |      |          |          |      |        |     |       |     |     |     |     |     |     |
|                  |   | TR<br>GF  | OV                | G1    | G0   | AD<br>11 | AD<br>10 | AD9  | AD8    | AD7 | AD6   | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 |

AD11: AD012 bits Data of A/D Conversion

AD0 the least significant bit (LSB) of A/D data.

AD11the most significant bit (MSB) of A/D data.

G1: G0 Range code

These 2 bits indicate the input range of the data.

| G1 | G0 | Input range   |
|----|----|---------------|
| 0  | 0  | -5 to +5V     |
| 0  | 1  | -2.5 to +2.5V |
| 1  | 0  | -1 to +1V     |
| 1  | 1  | -0.5 to +0.5V |

# OV Over range flag

This bit indicates whether the input voltage is over range or not. Read 1 means over range.

TRGF Trigger Flag (For about trigger use only)

The trigger flag indicates whether a trigger event has happened during  $\ensuremath{\mathrm{A}}/\ensuremath{\mathrm{D}}$  conversion process.

# C.4 Al Range Control-Write/Read BASE+8

| Tabi         |     | 6: Register for Analog Input Range Control                          |
|--------------|-----|---------------------------------------------------------------------|
| Base<br>Addr | ess | PCI-1714 Register Format                                            |
| + HE         | Χ   | 15   14   13   12   11   10   9   8   7   6   5   4   3   2   1   0 |
| 8h           | W   | Al Range Control Register                                           |
|              |     |                                                                     |
|              | R   |                                                                     |
|              |     | CH3 CH3 CH2 CH1 CH1 CH0 CH0_<br>G1 G0 G1 G0 G1 G0 G1 G0             |

#### Analog Input Range Selector

These registers are used to select the analog input range for each channel.

| CHn_G1 | CHn_G0 | Input range    |
|--------|--------|----------------|
| 0      | 0      | -5 to +5 V     |
| 0      | 1      | -2.5 to +2.5 V |
| 1      | 0      | -1 to +1 V     |
| 1      | 1      | -0.5 to +0.5 V |

$$(n = 0 \sim 3)$$

### C.5 A/D Converter Enable- Write/Read BASE+A

| Tal | ole C. | 7: Reg                   | ziste | er fo | r A | /D  | Con | ver   | ter | En | abl | e |     |      |      |      |      |
|-----|--------|--------------------------|-------|-------|-----|-----|-----|-------|-----|----|-----|---|-----|------|------|------|------|
|     | lress  | PCI-1/14 Register Format |       |       |     |     |     |       |     |    |     |   |     |      |      |      |      |
| + H | EX     | 15                       | 14    | 13    | 12  | 11  | 10  | 9     | 8   | 7  | 6   | 5 | 4   | 3    | 2    | 1    | 0    |
| An  | VV     | A/D C                    | onve  | erter | ⊵na | ble | Reg | ister | •   |    |     |   |     |      |      |      |      |
|     |        |                          |       |       |     | T   | 1   | 1     | _   |    |     |   | - 1 | СНЗ  | CH2  | CH1  | CHU  |
|     |        |                          |       |       |     |     |     |       |     |    |     |   |     | CHIS | CITZ | CITI | Cito |
|     | R      |                          | 1     | 1     | 1   |     | 1   |       | 1   |    |     |   | 1   | 1    |      | I    |      |
|     |        |                          |       |       |     | ı   | 1   |       | -   |    |     |   |     | CU2  | CUS  | СП   | CHU  |
|     |        |                          |       |       |     |     |     |       |     |    |     |   |     | СНЗ  | CH2  | CH1  | CHO  |

CH3, CH2, CH1, CH0 A/D converter Enable bit

These bits control the A/D converter's operation. Write 0 will disable the A/D, while 1 will enable. They could be read back for checking purposes.

# C.6 Clock Source and Divider- Write/Read BASE+C

| Tab          |     |      |       |      |       |      |       | Sourc    | e an | d Di | vider | je. |     |     |     |     |     |
|--------------|-----|------|-------|------|-------|------|-------|----------|------|------|-------|-----|-----|-----|-----|-----|-----|
| Base<br>Addi | ess |      | -1714 | 4 Re | giste | r Fo | rmat  |          |      |      |       |     |     |     |     |     |     |
| + HE         | X   | 15   | 14    | 13   | 12    | 11   | 10    | 9        | 8    | 7    | 6     | 5   | 4   | 3   | 2   | 1   | 0   |
| Ch           | W   | Cloc | k So  | urce | and   | Divi | der l | Regis    | ter  |      |       |     |     |     |     |     |     |
|              |     |      |       | 1    |       |      |       | CKC      | רעכ  | אח   | אוח   | אוח | אוח | אח  | אח  | אח  | אוח |
|              |     |      |       |      |       |      |       | CKS<br>1 | 0    | 7    | 6     | 5   | 4   | 3   | 2   | 1   | 0   |
|              | R   |      |       |      |       |      |       |          |      |      |       |     |     |     |     |     |     |
|              |     |      |       |      |       |      |       | CKS      | CKS  | DIV  | DIV   | DIV | DIV | DIV | DIV | DIV | DIV |
|              |     |      |       |      |       |      |       | 1        | 0    | 7    | 6     | 5   | 4   | 3   | 2   | 1   | 0   |

DIV7: DIV0 Clock Divider

When select the internal clock source (60MHz) the clock will pre-divide by the clock divider. The divider is 8-bit wide, so it could divide from 2 to 256.

| DIV7: DIV0 | Divide value  |
|------------|---------------|
| 00h        | N/A           |
| 01h        | divide by 2   |
| 02h        | divide by 3   |
|            |               |
| FEh        | divide by 255 |
| FFh        | divide by 256 |

CKS1: CKS0 Clock Source selector

These 2 bits select the clock source feed to the A/D converters.

| CKS1 | CKS0 | Clock source         |
|------|------|----------------------|
| 0    | 0    | Internal clock 60MHz |
| 0    | 1    | External clock 0     |
| 1    | 0    | External clock 1     |
| 1    | 1    | Off                  |

# C.7 Trigger Mode and Source-Write/Read BASE+E

| <i>Tabl</i><br>Base<br>Addr | ) | PCI-     | <b>Regi</b> :   | Reg | <i>for</i><br>giste | <i>Tri</i><br>r Fo | ggei<br>rmat | r M | ode   | and | Sou | rce |     |   |     |     |     |
|-----------------------------|---|----------|-----------------|-----|---------------------|--------------------|--------------|-----|-------|-----|-----|-----|-----|---|-----|-----|-----|
| + HE                        |   | 15       | 14              | 13  | 12                  | 11                 | 10           | 9   | 8     | 7   | 6   | 5   | 4   | 3 | 2   | 1   | 0   |
| Eh                          | W | Trig     | ger M           | ode | and                 | Sou                | rce          | Reg | ister |     |     |     |     |   |     |     |     |
|                             |   | TR<br>GF | DM<br>A_T<br>CF |     |                     |                    |              |     |       | TSE | TS2 | TS1 | TS0 |   | TM2 | TM1 | TM0 |
|                             | R |          | •               |     | •                   |                    |              | •   | •     | •   |     |     |     |   |     | *   |     |
|                             |   | TR<br>GF | DM<br>A_T<br>CF |     |                     |                    |              |     |       | TSE | TS2 | TS1 | TS0 |   | TM2 | TM1 | TMO |

TM2: TM0 Trigger Mode selector

There are 5 trigger modes for PCI-1714 cards. Please refer to the operation theorem for more information.

| TM2 | TM1 | TM0 | Meaning                                    | $\Box$ |
|-----|-----|-----|--------------------------------------------|--------|
| 0   | 0   | 0   | Single value acquisition mode (SW trigger) |        |
| 0   | 0   | 1   | Pacer acquisition mode                     |        |
| 0   | 1   | 0   | Post-trigger acquisition mode              |        |
| 0   | 1   | 1   | Delay-trigger acquisition mode             |        |
| 1   | 0   | 0   | About-trigger acquisition mode             |        |
| 1   | 0   | 1   | N/A                                        |        |
| 1   | 1   | 0   | N/A                                        |        |
| 1   | 1   | 1   | N/A                                        |        |

TS2: TS0 Trigger Source selector

| TS2 | TS1 | TS0 | Meaning               |
|-----|-----|-----|-----------------------|
| 0   | 0   | 0   | Analog input CH0      |
| 0   | 0   | 1   | Analog input CH1      |
| 0   | 1   | 0   | Analog input CH2      |
| 0   | 1   | 1   | Analog input CH3      |
| 1   | 0   | 0   | Digital trigger input |
| 1   | 0   | 1   | N/A                   |
| 1   | 1   | 0   | N/A                   |
| 1   | 1   | 1   | N/A                   |

TSE Trigger Edge selector:

Rising edge trigger

Falling edge trigger

DMA TCF DMA counter terminal count flag

DMA counter is not terminal count

DMA counter is terminal count

TRGF Trigger flag

Trigger not occurred

Trigger occurred

# C.8 FIFO Control-Write BASE+10,12

| 0        |
|----------|
|          |
| T0 FCLR0 |
|          |
|          |
| T2 FCLR2 |
|          |

FCLRn (n =  $0\sim3$ ) FIFO Clear register

Write 1 to this bit to clear FIFO data.

FRSTn (n =  $0\sim3$ ) FIFO Reset register

Write 1 to this bit to clear FIFO data and reset the AE and AF flag position to 7FH.

# C.9 FIFO Status-Read BASE+10,12

|               |     |     |      |              |              |    |              | Status       | 7            |   |   |              |              |   |              |              |              |
|---------------|-----|-----|------|--------------|--------------|----|--------------|--------------|--------------|---|---|--------------|--------------|---|--------------|--------------|--------------|
| Base<br>Addre | ess |     | il-1 | 714 Re       | egister      | Fo | rmat         |              |              |   |   |              |              |   |              |              |              |
| + HE          | Χ   | 15  | 14   | 13           | 12           | 11 | 10           | 9            | 8            | 7 | 6 | 5            | 4            | 3 | 2            | 1            | 0            |
| 10h           | R   | FIF | 0    | Status       | Regist       | er |              |              |              |   |   |              |              |   | 1            |              |              |
|               |     |     |      | _            | FIFO<br>1_AE |    | FIFO<br>1_FF |              | FIFO<br>1_EF |   |   | FIFO<br>0_AF | FIFO<br>0_AE |   | FIFO0<br>_FF | FIFO<br>0_HF | FIFO<br>0_EF |
| 12h           | R   | FIF | 0 :  | Status       | Regist       | er |              |              |              | • |   |              |              |   |              |              |              |
|               |     |     |      | FIFO<br>3_AF | FIFO<br>3_AE |    | FIFO<br>3_FF | FIFO3<br>_HF | FIFO<br>3_EF |   |   | FIFO<br>2_AF | FIFO<br>2_AE |   | FIFO2<br>_FF | FIFO<br>2_HF | FIFO<br>2_EF |

FIFOn\_EF ( $n = 0 \sim 3$ )FIFO Empty Flag

- 1 FIFO is empty
- 0 FIFO is not empty

FIFOn\_HF (n =  $0\sim3$ )FIFO Half full Flag

- 1 FIFO is half full
- 0 FIFO is not half full

FIFOn\_FF (n =  $0\sim3$ )FIFO Full Flag

- 1 FIFO is full
- 0 FIFO is not full

FIFOn AE  $(n = 0 \sim 3)$ FIFO Almost Empty flag

- 1 FIFO is almost empty
- 0 FIFO is not almost empty

FIFOn\_AF ( $n = 0 \sim 3$ )FIFO Almost Full flag

- 1 FIFO is almost full
- 0 FIFO is not almost full

# C.10 FIFO for Programmable Flag - Write/Read BASE+14,16,18,1A

| Tab          | le C |     |          |          |         |        | Progra  | ımm | able | e Fla | ıg  |     |     |     |     |     |     |
|--------------|------|-----|----------|----------|---------|--------|---------|-----|------|-------|-----|-----|-----|-----|-----|-----|-----|
| Base<br>Addr |      | PC  | :1-1714  | 4 Regi   | ster Fo | rmat   |         |     |      |       |     |     |     |     |     |     |     |
| + HE         |      | 15  |          | 13       | 12      | 11     | 10      |     | 8    | 7     | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| 14h          | W    | FIF | FO 0 F   | Prograi  | mmable  | e Flag | Registe | er  |      |       |     |     |     |     |     |     |     |
|              |      |     | PF14     | PF13     | FP12    | PF11   | PF10    | PF9 | PF8  | PF7   | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 |
|              | R    | FIF | O 0 F    | rogra    | nmable  | e Flag | Regist  | er  |      |       |     |     |     |     |     |     |     |
|              |      |     | PF14     | PF13     | FP12    | PF11   | PF10    | PF9 | PF8  | PF7   | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 |
| 16h          | W    | FIF | O 1 F    | rogra    | nmable  | e Flag | Registe | er  | 1    | l     | 1   | 1   |     |     |     |     |     |
|              |      |     | PF14     | PF13     | FP12    | PF11   | PF10    | PF9 | PF8  | PF7   | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 |
|              | R    | FIF | O 1 F    | rogra    | nmable  | e Flag | Registe | er  |      | Į.    | 1   | 1   | Į.  | l   |     | 1   |     |
|              |      |     | PF14     | PF13     | FP12    | PF11   | PF10    | PF9 | PF8  | PF7   | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 |
| 18h          | W    | FIF | O 2 F    | rograi   | nmable  | e Flag | Registe | er  |      |       |     |     |     |     |     |     |     |
|              |      |     | PF1<br>4 | PF13     | FP12    | PF11   | PF10    | PF9 | PF8  | PF7   | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 |
|              | R    | FIF | O 2 F    | rogra    | nmable  | e Flag | Registe | er  |      |       |     |     |     |     |     |     |     |
|              |      |     | PF14     | PF1<br>3 | FP12    | PF11   | PF10    | PF9 | PF8  | PF7   | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 |
| 1Ah          | W    | FIF | O 3 F    | rogra    | nmable  | e Flag | Registe | er  |      | ı     |     |     | ı   | I   | I   |     |     |
|              |      |     | PF14     | PF13     | FP12    | PF11   | PF10    | PF9 | PF8  | PF7   | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 |
|              | R    | FIF | O 3 F    | rogra    | nmable  | Flag   | Registe | er  |      | 1     | 1   | 1   | 1   | 1   |     | 1   | -   |
|              |      |     | PF14     | PF13     | FP12    | PF11   | PF10    | PF9 | PF8  | PF7   | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 |

PF14: PF0 FIFO n Programmable Flag Register  $(n = 0 \sim 3)$ 

The FIFO on PCI-1714 cards is very powerful. It allows user to define the indicate flag in any depth. There are two flags could be defined: **FIFO Almost Empty flag** and **FIFO Almost Full flag.** To define these flags must follow the procedure:

First write is the Almost Empty flag offset count from the empty.

Second write is the Almost Full flag offset count from the full.

Read procedure is the same as write. Once set the offset, the value will keep until FIFO reset.

# C.11 DMA Counter - Write/Read BASE+1C, Write BASE+1E

| Tabl | e C | C.13. | : Reg | giste | r for  | DM   | IA C | Count | ter |     |     |     |     |     |     |     |     |
|------|-----|-------|-------|-------|--------|------|------|-------|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Base |     |       | -1714 | Reg   | jister | Forn | nat  |       |     |     |     |     |     |     |     |     |     |
| Addr |     |       |       |       |        |      |      |       |     |     |     |     |     |     |     |     |     |
| + HE | X   | 15    | 14    | 13    | 12     | 11   | 10   | 9     | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| 1Ch  | W   | DMA   | 4 Cou | inter | Regi   | ster |      |       |     |     |     |     |     |     |     |     |     |
|      |     |       |       |       |        |      |      |       |     |     |     |     |     |     |     |     |     |
|      |     | CN    | CN    | CN    | CN     | CN   | CN   | CN9   | CN8 | CN7 | CN6 | CN5 | CN4 | CN3 | CN2 | CN1 | CN0 |
|      |     | 15    | 14    | 13    | 12     | 11   | 10   |       |     |     |     |     |     |     |     |     |     |
|      | R   |       |       | •     |        | •    |      |       |     |     |     |     |     |     |     |     |     |
|      |     |       |       |       |        |      |      |       |     |     |     |     |     |     |     |     |     |
|      |     | CN    | CN    | CN    | CN     | CN   | CN   | CN9   | CN8 | CN7 | CN6 | CN5 | CN4 | CN3 | CN2 | CN1 | CNO |
|      |     | 15    | 14    | 13    | 12     | 11   | 10   |       |     |     |     |     |     |     |     |     |     |
| 1Eh  | W   | Res   | t DM  | A Co  | unter  |      |      |       | •   |     | •   |     | •   |     |     |     |     |
|      |     |       |       | 1     | 1      |      |      | ,     |     |     |     |     |     |     |     |     |     |
|      |     |       |       |       |        |      |      |       |     |     |     |     |     |     |     |     |     |
|      |     |       |       |       |        |      |      |       |     |     |     |     |     |     |     |     |     |

CN15: CN0 DMA counter register:

DMA counter is a16-bit counter designed for **ABOUT** and **DELAY** trigger mode only. Set the counter value for about trigger data counts after the trigger event. Also the value for delay trigger data counts after the trigger event.

#### Rest DMA Counter

Before start the DMA counter, write the **BASE** + **1Eh** to reset the DMA counter

# C.12 Interrupt Control/Flag- Write/Read BASE+20

| Table<br>Base<br>Addre |   | . <i>14</i> :<br>PCI- |      |      |       |     |       |   | pt C | Contr           | ol/F            | lag  |                 |       |       |       |       |
|------------------------|---|-----------------------|------|------|-------|-----|-------|---|------|-----------------|-----------------|------|-----------------|-------|-------|-------|-------|
| + HEX                  |   | 15                    | 14   | 13   | 12    | 11  | 10    | 9 | 8    | 7               | 6               | 5    | 4               | 3     | 2     | 1     | 0     |
| 20h \                  | N | Inter                 | rupt | Cor  | itrol | Reg | jiste | r | 1    |                 |                 |      | 1               |       |       |       |       |
|                        |   | INIT                  | 1    |      |       |     |       |   | ПΜ   | FIF             | FIF             | IEIE | FIF             | EIEO1 | EIEO  | EIEO  | EIEO  |
|                        |   | E                     |      |      |       |     |       |   | A    | 03              | 03              | 02   | 02              | AF    | 1 HF  | 0 AF  | 0 HF  |
|                        |   |                       |      |      |       |     |       |   | ΤŌ   | AF <sup>-</sup> | HF <sup>-</sup> | AF   | HF <sup>-</sup> |       | 1     | 1     | _     |
| F                      | 2 | Inter                 | rupt | Flag | 9     |     |       |   |      |                 |                 |      |                 |       |       |       |       |
|                        |   | INT                   | 1    |      |       |     |       |   | INT  | INT             | INT             | INT  | INT             | INTF3 | INTF2 | INTF1 | INTF0 |
|                        |   | F                     |      |      |       |     |       |   | F8   | F7              | F6              | F5   | F4              |       |       |       |       |

# C.12.1 Interrupt Control Register

PCI-1714 cards provide 9 sources to generate the interrupt. Write 1 to enable the interrupt, write 0 to disable. The INTE is control the total interrupt.

FIFO0\_HFFIFO 0 Half Full

FIFO0 AFFIFO 0 Almost Full

FIFO1\_HFFIFO 1 Half Full

FIFO1 AFFIFO 1 Almost Full

FIFO2\_HFFIFO 2 Half Full

FIFO2\_AFFIFO 2 Almost Full

FIFO3\_HFFIFO 3 Half Full

FIFO3\_AFFIFO 3 Almost Full

DMA\_TCDMA counter Terminal Count

**INTE** Total Interrupt Enable

# C.12.2 Interrupt Flag

These bits correspond to the same bit number of the interrupt control register to indicate which interrupt occurred. Read 1 means interrupt occurred.

| INTF0 | FIFO 0 Half Full interrupt flag           |
|-------|-------------------------------------------|
| INTF1 | FIFO 0 Almost Full interrupt flag         |
| INTF2 | FIFO 1 Half Full interrupt flag           |
| INTF3 | FIFO 1 Almost Full interrupt flag         |
| INTF4 | FIFO 2 Half Full interrupt flag           |
| INTF5 | FIFO 2 Almost Full interrupt flag         |
| INTF6 | FIFO 3 Half Full interrupt flag           |
| INTF7 | FIFO 3 Almost Full interrupt flag         |
| INTF8 | DMA counter Terminal Count interrupt flag |
| INTF  | Total Interrupt flag                      |

# C.13 Clear Interrupt- Write BASE+22

| <i>Table</i><br>Base   |            |               |              |    | <i>ear I</i><br>Form |    | rupt |   |   |   |   |   |   |   |   |   |
|------------------------|------------|---------------|--------------|----|----------------------|----|------|---|---|---|---|---|---|---|---|---|
| Addres<br>+ HEX<br>22h | 15<br>Clea | 14<br>ir Inte | 13<br>errupt | 12 | 11                   | 10 | 9    | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|                        |            |               |              |    |                      |    |      |   |   |   |   |   |   |   |   |   |

# **Clear Interrupt**

Write any value to this address will clear interrupt. It will clear all flags to 0 if there is no any interrupt in coming.

# C.14 Analog Trigger Threshold Voltage-Write/Read BASE+24

| Tabl         |     |     |      |       |       |      |       |      | rigg | ger ' | Thre   | sho | ld Vo | ltage |     |     |     |
|--------------|-----|-----|------|-------|-------|------|-------|------|------|-------|--------|-----|-------|-------|-----|-----|-----|
| Base<br>Addr | ess | PCI | -171 | 4 R   | egist | er F | orm   | at   |      |       |        |     |       |       |     |     |     |
| + HE         | Χ   | 15  | 14   | 13    | 12    | 11   | 10    | 9    | 8    | 7     | 6      | 5   | 4     | 3     | 2   | 1   | 0   |
| 24h          | W   | Ana | llog | Trigg | jer T | hres | sholo | ov b | tage | Reg   | jister |     |       |       |     |     | •   |
|              |     |     |      |       |       |      |       |      |      |       |        |     | AT4   | AT3   | AT2 | AT1 | AT0 |
|              | R   | Ana | llog | Trigg | ger T | hres | sholo | l vo | tage | Reg   |        |     |       |       |     |     |     |
|              |     |     |      |       |       |      |       |      |      | AT7   | AT6    | AT5 | AT4   | AT3   | AT2 | AT1 | AT0 |

AT7: AT0 Analog Trigger Threshold voltage Register These registers set the analog trigger threshold voltage level.

| AT7: AT0 | ±0.5V  | ±1V    | ±2.5V | ±5V   |
|----------|--------|--------|-------|-------|
| FFh      | 0.496  | 0.992  | 2.48  | 4.96  |
| FEh      | 0.492  | 0.984  | 2.46  | 4.92  |
|          |        |        |       |       |
| 81h      | 0.004  | 0.008  | 0.02  | 0.04  |
| 80h      | 0      | 0      | 0     | 0     |
| 79h      | -0.004 | -0.008 | -0.02 | -0.04 |
|          |        |        |       |       |
| 01h      | -0.496 | -0.992 | -2.48 | -4.96 |
| 00h      | -0.5   | -1     | -2.5  | -5    |

# C.15 Calibration Command- Write/Read BASE+28

| Tabi         |     | 17: R  |         |        |        |       | ion (   | Com | man | d  |    |    |     |     |     |     |
|--------------|-----|--------|---------|--------|--------|-------|---------|-----|-----|----|----|----|-----|-----|-----|-----|
| Base<br>Addr | ess | PCI-1  | 714 R   | egiste | er For | mat   |         |     |     |    |    |    |     |     |     |     |
| + HE         | X   | 15 14  | 13      | 12     | 11     | 10    | 9       | 8   | 7   | 6  | 5  | 4  | 3   | 2   | 1   | 0   |
| 28h          | W   | Calibr | ation ( | Comn   | nand   | Regis | ster    |     |     |    |    | 1  | I   |     | I   | 1   |
|              |     |        | CG1     | CG0    | X      | CM2   | CM1     | СМО | CD  | CD | CD | CD | CD3 | CD2 | CD1 | CD0 |
|              |     |        |         |        | , ,    | 0     | · · · · | 00  | 7   | 6  | 5  | 4  | 020 | 022 |     | 020 |
|              | R   |        |         |        |        |       |         |     |     | •  | •  |    |     |     |     |     |
|              |     |        | CG1     | CG0    | CBU    | CM2   | CM1     | СМО | CD  | CD | CD | CD | CD3 | CD2 | CD1 | CD0 |
|              |     |        |         |        | SY     | 0     | J       | 00  | 7   | 6  | 5  | 4  | 020 | -   |     | 020 |

CD7: CD0Calibration data

The value is from 00h to FFh.

CM2: CM0Calibration Command Register

| CM2 | CM1 | СМО | Meaning                            |
|-----|-----|-----|------------------------------------|
| 0   | 0   | 0   | Analog input CH0 offset adjustment |
| 0   | 0   | 1   | Analog input CH0 gain adjustment   |
| 0   | 1   | 0   | Analog input CH1 offset adjustment |
| 0   | 1   | 1   | Analog input CH1 gain adjustment   |
| 1   | 0   | 0   | Analog input CH2 offset adjustment |
| 1   | 0   | 1   | Analog input CH2 gain adjustment   |
| 1   | 1   | 0   | Analog input CH3 offset adjustment |
| 1   | 1   | 1   | Analog input CH4 gain adjustment   |

G1: G0 Calibration range code

| G1 | G0 | Input range    |
|----|----|----------------|
| 0  | 0  | -5 to +5 V     |
| 0  | 1  | -2.5 to +2.5 V |
| 1  | 0  | -1 to +1 V     |
| 1  | 1  | -0.5 to +0.5 V |

CBUSY Calibration command busy flag

This bit indicates the calibration command is complete and ready for next command input.

#### C.16 BoardID- Read BASE+2C

| Tabl |     |     |       | •    |      |     |      |     | D S | witc | ch |   |   |      |      |      |      |
|------|-----|-----|-------|------|------|-----|------|-----|-----|------|----|---|---|------|------|------|------|
| Base | ess | PCI | -17′  | 14 R | egis | ter | Forn | nat |     |      |    |   |   |      |      |      |      |
| + HE | X   | 15  | 14    | 13   | 12   | 11  | 10   | 9   | 8   | 7    | 6  | 5 | 4 | 3    | 2    | 1    | 0    |
| 2Ch  | R   | Boa | ird I | D    |      |     |      |     |     | •    | •  | • |   |      |      |      |      |
|      |     |     |       |      |      |     |      |     |     |      |    |   |   | BID3 | BID2 | BID1 | BID0 |

#### BID3: BID0 BoardID

BoardID selector value is from 0 to 15. Please refer to board ID switch setting.

### C.17 Reset DMA Start Channel to CH0- Write BASE+30

|                                                         | Table C.19: Register for Reset DMA Start Channel to CH0 |                                |                          |  |  |   |   |   |   |   |   |  |  |  |  |  |  |
|---------------------------------------------------------|---------------------------------------------------------|--------------------------------|--------------------------|--|--|---|---|---|---|---|---|--|--|--|--|--|--|
| Address                                                 |                                                         | PCI-                           | PCI-1714 Register Format |  |  |   |   |   |   |   |   |  |  |  |  |  |  |
| + HEX   15   14   13   12   11   10   9   8   7   6   5 |                                                         |                                |                          |  |  | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |  |  |
| 30h                                                     | W                                                       | Reset DMA start channel to CH0 |                          |  |  |   |   |   |   |   |   |  |  |  |  |  |  |
|                                                         |                                                         |                                |                          |  |  |   |   |   |   |   |   |  |  |  |  |  |  |

Reset DMA start channel to CH0

Write any value to **BASE+30h** to reset DMA transfer data from CH0. Before start DMA transfer, user has to reset the start channel to CH0. This only for four channels DMA data transfer.

# C.18 AD Channel n DATA- Read BASE+30,32

| Tabl                                            | Table C.20: Register for AD Channel n DATA |       |                          |       |      |      |      |     |     |     |     |     |     |     |     |     |     |
|-------------------------------------------------|--------------------------------------------|-------|--------------------------|-------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Base<br>Addr                                    |                                            |       | PCI-1714 Register Format |       |      |      |      |     |     |     |     |     |     |     |     |     |     |
| + HEX   15   14   13   12   11   10   9   8   7 |                                            |       |                          |       |      |      |      |     | 6   | 5   | 4   | 3   | 2   | 1   | 0   |     |     |
| 30h                                             | R                                          | AD Cr | AD Channel n DATA        |       |      |      |      |     |     |     |     |     |     |     |     |     |     |
|                                                 |                                            | TRGF  | OV                       | G1    | G0   | AD11 | AD10 | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 |
| 32h                                             | R                                          | AD Ch | ann                      | el n- | -1 D | ATA  |      |     |     |     |     |     |     |     |     |     |     |
|                                                 |                                            | TRGF  | OV                       | G1    | G0   | AD11 | AD10 | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 |
|                                                 |                                            |       |                          |       |      |      |      |     |     |     |     |     |     |     |     |     |     |

AD Channel n DATA (n = 0 or 2)

BASE + 30, 32 are for four channels DMA data transfer. Data transfer will alternate from CH0 + CH1 to CH2 + CH3 automatically. The format is the same as BASE + 0, 2 or BASE + 4, 6. CH0 + CH1 is first 32-bit, CH2 + CH3 is the second and CH0 + CH1, ...and so on. User only want to transfer CH0 + CH1, please use BASE + 0, 2, transfer CH2 + CH3, please use BASE + 4, 6. About DMA data transfer, please refer to PCI9056 datasheet.

DMA data transfer support 1, 2 or 4 channels data acquisition.

For 1 channel data acquisition, only channel 0 or 2 is acceptable. For 2 channels data acquisition, only channel 0,1 or 2,3 is acceptable.

The DMA data transfer to memory format are list as below:

#### 1. One channel CH0

| Memory Address | D31      | D16 | D15        | D0 |  |  |
|----------------|----------|-----|------------|----|--|--|
| N              | CH0 data | 1   | CH0 data 0 |    |  |  |
| N+1            | CH0 data | 3   | CH0 data 2 |    |  |  |
| N+2            | CH0 data | 5   | CH0 data 4 |    |  |  |
| N+3            | CH0 data | 7   | CH0 data 6 |    |  |  |
| :              | :        |     | :          |    |  |  |

#### 2. Two channels CH0 + CH1

| Memory Address | D31      | D16 | D15        | D0 |  |  |  |
|----------------|----------|-----|------------|----|--|--|--|
| N              | CH1 data | 0   | CH0 data 0 |    |  |  |  |
| N+1            | CH1 data | 1   | CH0 data 1 |    |  |  |  |
| N+2            | CH1 data | 2   | CH0 data 2 |    |  |  |  |
| N+3            | CH1 data | 3   | CH0 data 3 |    |  |  |  |
| :              | :        |     | :          |    |  |  |  |

#### 3. Four channels CH0 + CH1 + CH2 + CH3

| Memory Address | D31      | D16 | D15        | D0 |  |  |  |
|----------------|----------|-----|------------|----|--|--|--|
| N              | CH1 data | 0   | CH0 data 0 |    |  |  |  |
| N+1            | CH3 data | 0   | CH2 data 0 |    |  |  |  |
| N+2            | CH1 data | 1   | CH0 data 1 |    |  |  |  |
| N+3            | CH3 data | 1   | CH2 data 1 |    |  |  |  |
| :              | :        |     | :          |    |  |  |  |

# C.19 DMA Request Selector- Write BASE+34

| Table C.21: Register for DMA Request Selector |   |                      |                          |    |    |    |    |   |    |    |   |   |   |   |   |   |     |
|-----------------------------------------------|---|----------------------|--------------------------|----|----|----|----|---|----|----|---|---|---|---|---|---|-----|
| Base                                          |   | PCI-                 | PCI-1714 Register Format |    |    |    |    |   |    |    |   |   |   |   |   |   |     |
| Address                                       |   |                      |                          |    |    |    |    | - | 14 | 10 |   |   |   |   |   |   |     |
| T 11 12                                       | ^ | 15                   | 14                       | 13 | 12 | 11 | 10 | 9 | 8  | 1  | ь | 5 | 4 | 3 | 2 | 1 | U   |
| 34h \                                         | W | DMA Request selector |                          |    |    |    |    |   |    |    |   |   |   |   |   |   |     |
|                                               |   |                      |                          |    |    |    |    |   |    |    |   |   |   |   |   |   | DS0 |

DS0

DMA Request selector

This bit select the DMA request (hardware signal DREQ), user could use FIFO 0 flag or FIFO 2 flag to generate DREQ.

- 0 FIFO 0 flag
- 1 FIFO 2 flag